fvp_common.c 11.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
11
12
#include <assert.h>

#include <common/debug.h>
#include <drivers/arm/cci.h>
#include <drivers/arm/ccn.h>
#include <drivers/arm/gicv2.h>
13
14
#include <drivers/arm/sp804_delay_timer.h>
#include <drivers/generic_delay_timer.h>
15
16
#include <lib/mmio.h>
#include <lib/xlat_tables/xlat_tables_compat.h>
17
18
#include <plat/arm/common/arm_config.h>
#include <plat/arm/common/plat_arm.h>
19
#include <plat/common/platform.h>
20
#include <platform_def.h>
21
22

#if SPM_MM
23
#include <services/spm_mm_partition.h>
24
#endif
25

Roberto Vargas's avatar
Roberto Vargas committed
26
#include "fvp_private.h"
27

28
29
30
31
/* Defines for GIC Driver build time selection */
#define FVP_GICV2		1
#define FVP_GICV3		2

32
/*******************************************************************************
33
34
 * arm_config holds the characteristics of the differences between the three FVP
 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
35
36
37
 * at each boot stage by the primary before enabling the MMU (to allow
 * interconnect configuration) & used thereafter. Each BL will have its own copy
 * to allow independent operation.
38
 ******************************************************************************/
39
arm_config_t arm_config;
40
41
42
43
44
45
46
47
48

#define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
					DEVICE0_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

#define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
					DEVICE1_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

49
50
51
52
/*
 * Need to be mapped with write permissions in order to set a new non-volatile
 * counter value.
 */
53
54
#define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
					DEVICE2_SIZE,			\
55
					MT_DEVICE | MT_RW | MT_SECURE)
56

57
/*
58
 * Table of memory regions for various BL stages to map using the MMU.
59
60
 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
 * of mapping it.
61
62
63
 *
 * The flash needs to be mapped as writable in order to erase the FIP's Table of
 * Contents in case of unrecoverable error (see plat_error_handler()).
64
 */
65
#ifdef IMAGE_BL1
66
67
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
68
	V2M_MAP_FLASH0_RW,
69
	V2M_MAP_IOFPGA,
70
71
	MAP_DEVICE0,
	MAP_DEVICE1,
72
#if TRUSTED_BOARD_BOOT
73
74
75
	/* To access the Root of Trust Public Key registers. */
	MAP_DEVICE2,
	/* Map DRAM to authenticate NS_BL2U image. */
76
77
	ARM_MAP_NS_DRAM1,
#endif
78
79
80
	{0}
};
#endif
81
#ifdef IMAGE_BL2
82
83
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
84
	V2M_MAP_FLASH0_RW,
85
	V2M_MAP_IOFPGA,
86
87
	MAP_DEVICE0,
	MAP_DEVICE1,
88
	ARM_MAP_NS_DRAM1,
89
#ifdef __aarch64__
90
91
	ARM_MAP_DRAM2,
#endif
92
93
94
#if defined(SPD_spmd)
	ARM_MAP_TRUSTED_DRAM,
#endif
95
#ifdef SPD_tspd
96
	ARM_MAP_TSP_SEC_MEM,
97
#endif
98
99
100
#if TRUSTED_BOARD_BOOT
	/* To access the Root of Trust Public Key registers. */
	MAP_DEVICE2,
101
#if !BL2_AT_EL3
102
	ARM_MAP_BL1_RW,
103
#endif
104
#endif /* TRUSTED_BOARD_BOOT */
105
#if SPM_MM
106
107
	ARM_SP_IMAGE_MMAP,
#endif
David Wang's avatar
David Wang committed
108
109
#if ARM_BL31_IN_DRAM
	ARM_MAP_BL31_SEC_DRAM,
110
111
#endif
#ifdef SPD_opteed
112
	ARM_MAP_OPTEE_CORE_MEM,
113
	ARM_OPTEE_PAGEABLE_LOAD_MEM,
David Wang's avatar
David Wang committed
114
#endif
115
116
117
	{0}
};
#endif
118
#ifdef IMAGE_BL2U
119
120
121
122
123
124
const mmap_region_t plat_arm_mmap[] = {
	MAP_DEVICE0,
	V2M_MAP_IOFPGA,
	{0}
};
#endif
125
#ifdef IMAGE_BL31
126
127
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
Ambroise Vincent's avatar
Ambroise Vincent committed
128
129
130
131
#if USE_DEBUGFS
	/* Required by devfip, can be removed if devfip is not used */
	V2M_MAP_FLASH0_RW,
#endif /* USE_DEBUGFS */
132
	ARM_MAP_EL3_TZC_DRAM,
133
	V2M_MAP_IOFPGA,
134
135
	MAP_DEVICE0,
	MAP_DEVICE1,
136
	ARM_V2M_MAP_MEM_PROTECT,
137
#if SPM_MM
138
139
	ARM_SPM_BUF_EL3_MMAP,
#endif
140
	/* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
141
	ARM_DTB_DRAM_NS,
142
143
144
	{0}
};

145
#if defined(IMAGE_BL31) && SPM_MM
146
147
const mmap_region_t plat_arm_secure_partition_mmap[] = {
	V2M_MAP_IOFPGA_EL0, /* for the UART */
148
149
150
	MAP_REGION_FLAT(DEVICE0_BASE,				\
			DEVICE0_SIZE,				\
			MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
151
152
153
154
	ARM_SP_IMAGE_MMAP,
	ARM_SP_IMAGE_NS_BUF_MMAP,
	ARM_SP_IMAGE_RW_MMAP,
	ARM_SPM_BUF_EL0_MMAP,
155
156
157
	{0}
};
#endif
158
#endif
159
#ifdef IMAGE_BL32
160
const mmap_region_t plat_arm_mmap[] = {
161
#ifndef __aarch64__
162
	ARM_MAP_SHARED_RAM,
163
	ARM_V2M_MAP_MEM_PROTECT,
164
#endif
165
	V2M_MAP_IOFPGA,
166
167
	MAP_DEVICE0,
	MAP_DEVICE1,
168
	/* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
169
	ARM_DTB_DRAM_NS,
170
171
	{0}
};
172
#endif
173

174
ARM_CASSERT_MMAP
175

176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
#if FVP_INTERCONNECT_DRIVER != FVP_CCN
static const int fvp_cci400_map[] = {
	PLAT_FVP_CCI400_CLUS0_SL_PORT,
	PLAT_FVP_CCI400_CLUS1_SL_PORT,
};

static const int fvp_cci5xx_map[] = {
	PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
	PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
};

static unsigned int get_interconnect_master(void)
{
	unsigned int master;
	u_register_t mpidr;

	mpidr = read_mpidr_el1();
193
	master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
194
195
196
197
198
199
		MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);

	assert(master < FVP_CLUSTER_COUNT);
	return master;
}
#endif
200

201
#if defined(IMAGE_BL31) && SPM_MM
202
203
204
205
/*
 * Boot information passed to a secure partition during initialisation. Linear
 * indices in MP information will be filled at runtime.
 */
206
static spm_mm_mp_info_t sp_mp_info[] = {
207
208
209
210
211
212
213
214
215
216
	[0] = {0x80000000, 0},
	[1] = {0x80000001, 0},
	[2] = {0x80000002, 0},
	[3] = {0x80000003, 0},
	[4] = {0x80000100, 0},
	[5] = {0x80000101, 0},
	[6] = {0x80000102, 0},
	[7] = {0x80000103, 0},
};

217
const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
218
219
	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
	.h.version           = VERSION_1,
220
	.h.size              = sizeof(spm_mm_boot_info_t),
221
222
223
224
225
226
	.h.attr              = 0,
	.sp_mem_base         = ARM_SP_IMAGE_BASE,
	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
	.sp_image_base       = ARM_SP_IMAGE_BASE,
	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
227
	.sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
228
229
230
231
	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
	.sp_image_size       = ARM_SP_IMAGE_SIZE,
	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
232
	.sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
233
234
235
236
237
238
239
240
241
242
243
	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
	.num_cpus            = PLATFORM_CORE_COUNT,
	.mp_info             = &sp_mp_info[0],
};

const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
{
	return plat_arm_secure_partition_mmap;
}

244
const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
245
246
247
248
249
250
		void *cookie)
{
	return &plat_arm_secure_partition_boot_info;
}
#endif

251
252
253
254
255
256
257
/*******************************************************************************
 * A single boot loader stack is expected to work on both the Foundation FVP
 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
 * SYS_ID register provides a mechanism for detecting the differences between
 * these platforms. This information is stored in a per-BL array to allow the
 * code to take the correct path.Per BL platform configuration.
 ******************************************************************************/
258
void __init fvp_config_setup(void)
259
{
260
	unsigned int rev, hbi, bld, arch, sys_id;
261

262
263
264
265
266
	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
267

268
269
	if (arch != ARCH_MODEL) {
		ERROR("This firmware is for FVP models\n");
270
		panic();
271
	}
272
273
274
275
276
277
278

	/*
	 * The build field in the SYS_ID tells which variant of the GIC
	 * memory is implemented by the model.
	 */
	switch (bld) {
	case BLD_GIC_VE_MMAP:
279
280
		ERROR("Legacy Versatile Express memory map for GIC peripheral"
				" is not supported\n");
281
		panic();
282
283
284
285
		break;
	case BLD_GIC_A53A57_MMAP:
		break;
	default:
286
287
		ERROR("Unsupported board build %x\n", bld);
		panic();
288
289
290
291
292
293
294
	}

	/*
	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
	 * for the Foundation FVP.
	 */
	switch (hbi) {
295
296
	case HBI_FOUNDATION_FVP:
		arm_config.flags = 0;
297
298
299
300
301
302

		/*
		 * Check for supported revisions of Foundation FVP
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
303
304
305
		case REV_FOUNDATION_FVP_V2_0:
		case REV_FOUNDATION_FVP_V2_1:
		case REV_FOUNDATION_FVP_v9_1:
306
		case REV_FOUNDATION_FVP_v9_6:
307
308
309
310
311
			break;
		default:
			WARN("Unrecognized Foundation FVP revision %x\n", rev);
			break;
		}
312
		break;
313
	case HBI_BASE_FVP:
314
		arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
315
316
317
318
319
320

		/*
		 * Check for supported revisions
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
321
		case REV_BASE_FVP_V0:
322
323
324
			arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
			break;
		case REV_BASE_FVP_REVC:
325
			arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
326
					ARM_CONFIG_FVP_HAS_CCI5XX);
327
328
329
330
331
			break;
		default:
			WARN("Unrecognized Base FVP revision %x\n", rev);
			break;
		}
332
333
		break;
	default:
334
335
		ERROR("Unsupported board HBI number 0x%x\n", hbi);
		panic();
336
	}
337
338
339
340
341
342

	/*
	 * We assume that the presence of MT bit, and therefore shifted
	 * affinities, is uniform across the platform: either all CPUs, or no
	 * CPUs implement it.
	 */
343
	if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
344
		arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
345
}
346

347

348
void __init fvp_interconnect_init(void)
349
{
350
#if FVP_INTERCONNECT_DRIVER == FVP_CCN
351
	if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
352
		ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
353
354
355
356
357
		panic();
	}

	plat_arm_interconnect_init();
#else
358
359
360
	uintptr_t cci_base = 0U;
	const int *cci_map = NULL;
	unsigned int map_size = 0U;
361
362

	/* Initialize the right interconnect */
363
	if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
364
365
366
		cci_base = PLAT_FVP_CCI5XX_BASE;
		cci_map = fvp_cci5xx_map;
		map_size = ARRAY_SIZE(fvp_cci5xx_map);
367
	} else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
368
369
370
		cci_base = PLAT_FVP_CCI400_BASE;
		cci_map = fvp_cci400_map;
		map_size = ARRAY_SIZE(fvp_cci400_map);
371
372
	} else {
		return;
373
	}
374

375
376
	assert(cci_base != 0U);
	assert(cci_map != NULL);
377
378
	cci_init(cci_base, cci_map, map_size);
#endif
379
380
}

381
void fvp_interconnect_enable(void)
382
{
383
384
385
386
387
#if FVP_INTERCONNECT_DRIVER == FVP_CCN
	plat_arm_interconnect_enter_coherency();
#else
	unsigned int master;

388
389
	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
390
391
392
393
		master = get_interconnect_master();
		cci_enable_snoop_dvm_reqs(master);
	}
#endif
394
395
}

396
void fvp_interconnect_disable(void)
397
{
398
399
400
401
402
#if FVP_INTERCONNECT_DRIVER == FVP_CCN
	plat_arm_interconnect_exit_coherency();
#else
	unsigned int master;

403
404
	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
405
406
407
408
		master = get_interconnect_master();
		cci_disable_snoop_dvm_reqs(master);
	}
#endif
409
}
410

411
#if TRUSTED_BOARD_BOOT
412
413
414
415
416
417
418
419
int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
{
	assert(heap_addr != NULL);
	assert(heap_size != NULL);

	return arm_get_mbedtls_heap(heap_addr, heap_size);
}
#endif
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439

void fvp_timer_init(void)
{
#if FVP_USE_SP804_TIMER
	/* Enable the clock override for SP804 timer 0, which means that no
	 * clock dividers are applied and the raw (35MHz) clock will be used.
	 */
	mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);

	/* Initialize delay timer driver using SP804 dual timer 0 */
	sp804_timer_init(V2M_SP804_TIMER0_BASE,
			SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
#else
	generic_delay_timer_init();

	/* Enable System level generic timer */
	mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
			CNTCR_FCREQ(0U) | CNTCR_EN);
#endif /* FVP_USE_SP804_TIMER */
}