stm32mp1_clk.c 46.8 KB
Newer Older
1
/*
2
 * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
 */

#include <assert.h>
#include <errno.h>
#include <stdint.h>
10
#include <stdio.h>
11
12
13

#include <libfdt.h>

14
15
#include <platform_def.h>

16
17
18
#include <arch.h>
#include <arch_helpers.h>
#include <common/debug.h>
19
#include <common/fdt_wrappers.h>
20
21
#include <drivers/delay_timer.h>
#include <drivers/generic_delay_timer.h>
Yann Gautier's avatar
Yann Gautier committed
22
#include <drivers/st/stm32mp_clkfunc.h>
23
24
25
26
#include <drivers/st/stm32mp1_clk.h>
#include <drivers/st/stm32mp1_rcc.h>
#include <dt-bindings/clock/stm32mp1-clksrc.h>
#include <lib/mmio.h>
Yann Gautier's avatar
Yann Gautier committed
27
#include <lib/spinlock.h>
28
29
30
#include <lib/utils_def.h>
#include <plat/common/platform.h>

31
#define MAX_HSI_HZ		64000000
Yann Gautier's avatar
Yann Gautier committed
32
#define USB_PHY_48_MHZ		48000000
33

34
35
#define TIMEOUT_US_200MS	U(200000)
#define TIMEOUT_US_1S		U(1000000)
36

37
38
39
40
41
#define PLLRDY_TIMEOUT		TIMEOUT_US_200MS
#define CLKSRC_TIMEOUT		TIMEOUT_US_200MS
#define CLKDIV_TIMEOUT		TIMEOUT_US_200MS
#define HSIDIV_TIMEOUT		TIMEOUT_US_200MS
#define OSCRDY_TIMEOUT		TIMEOUT_US_1S
42

43
44
45
46
47
48
49
50
51
const char *stm32mp_osc_node_label[NB_OSC] = {
	[_LSI] = "clk-lsi",
	[_LSE] = "clk-lse",
	[_HSI] = "clk-hsi",
	[_HSE] = "clk-hse",
	[_CSI] = "clk-csi",
	[_I2S_CKIN] = "i2s_ckin",
};

52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
enum stm32mp1_parent_id {
/* Oscillators are defined in enum stm32mp_osc_id */

/* Other parent source */
	_HSI_KER = NB_OSC,
	_HSE_KER,
	_HSE_KER_DIV2,
	_CSI_KER,
	_PLL1_P,
	_PLL1_Q,
	_PLL1_R,
	_PLL2_P,
	_PLL2_Q,
	_PLL2_R,
	_PLL3_P,
	_PLL3_Q,
	_PLL3_R,
	_PLL4_P,
	_PLL4_Q,
	_PLL4_R,
	_ACLK,
	_PCLK1,
	_PCLK2,
	_PCLK3,
	_PCLK4,
	_PCLK5,
	_HCLK6,
	_HCLK2,
	_CK_PER,
	_CK_MPU,
82
	_CK_MCU,
Yann Gautier's avatar
Yann Gautier committed
83
	_USB_PHY_48,
84
85
86
87
	_PARENT_NB,
	_UNKNOWN_ID = 0xff,
};

Yann Gautier's avatar
Yann Gautier committed
88
/* Lists only the parent clock we are interested in */
89
enum stm32mp1_parent_sel {
Yann Gautier's avatar
Yann Gautier committed
90
91
92
	_I2C12_SEL,
	_I2C35_SEL,
	_STGEN_SEL,
93
	_I2C46_SEL,
Yann Gautier's avatar
Yann Gautier committed
94
	_SPI6_SEL,
95
	_UART1_SEL,
Yann Gautier's avatar
Yann Gautier committed
96
	_RNG1_SEL,
97
98
99
100
101
102
103
104
	_UART6_SEL,
	_UART24_SEL,
	_UART35_SEL,
	_UART78_SEL,
	_SDMMC12_SEL,
	_SDMMC3_SEL,
	_QSPI_SEL,
	_FMC_SEL,
105
106
	_AXIS_SEL,
	_MCUS_SEL,
107
108
	_USBPHY_SEL,
	_USBO_SEL,
109
110
	_MPU_SEL,
	_PER_SEL,
111
	_RTC_SEL,
112
113
114
115
	_PARENT_SEL_NB,
	_UNKNOWN_SEL = 0xff,
};

116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
/* State the parent clock ID straight related to a clock */
static const uint8_t parent_id_clock_id[_PARENT_NB] = {
	[_HSE] = CK_HSE,
	[_HSI] = CK_HSI,
	[_CSI] = CK_CSI,
	[_LSE] = CK_LSE,
	[_LSI] = CK_LSI,
	[_I2S_CKIN] = _UNKNOWN_ID,
	[_USB_PHY_48] = _UNKNOWN_ID,
	[_HSI_KER] = CK_HSI,
	[_HSE_KER] = CK_HSE,
	[_HSE_KER_DIV2] = CK_HSE_DIV2,
	[_CSI_KER] = CK_CSI,
	[_PLL1_P] = PLL1_P,
	[_PLL1_Q] = PLL1_Q,
	[_PLL1_R] = PLL1_R,
	[_PLL2_P] = PLL2_P,
	[_PLL2_Q] = PLL2_Q,
	[_PLL2_R] = PLL2_R,
	[_PLL3_P] = PLL3_P,
	[_PLL3_Q] = PLL3_Q,
	[_PLL3_R] = PLL3_R,
	[_PLL4_P] = PLL4_P,
	[_PLL4_Q] = PLL4_Q,
	[_PLL4_R] = PLL4_R,
	[_ACLK] = CK_AXI,
	[_PCLK1] = CK_AXI,
	[_PCLK2] = CK_AXI,
	[_PCLK3] = CK_AXI,
	[_PCLK4] = CK_AXI,
	[_PCLK5] = CK_AXI,
	[_CK_PER] = CK_PER,
	[_CK_MPU] = CK_MPU,
	[_CK_MCU] = CK_MCU,
};

static unsigned int clock_id2parent_id(unsigned long id)
{
	unsigned int n;

	for (n = 0U; n < ARRAY_SIZE(parent_id_clock_id); n++) {
		if (parent_id_clock_id[n] == id) {
			return n;
		}
	}

	return _UNKNOWN_ID;
}

165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
enum stm32mp1_pll_id {
	_PLL1,
	_PLL2,
	_PLL3,
	_PLL4,
	_PLL_NB
};

enum stm32mp1_div_id {
	_DIV_P,
	_DIV_Q,
	_DIV_R,
	_DIV_NB,
};

enum stm32mp1_clksrc_id {
	CLKSRC_MPU,
	CLKSRC_AXI,
183
	CLKSRC_MCU,
184
185
186
187
188
189
190
191
192
193
194
195
	CLKSRC_PLL12,
	CLKSRC_PLL3,
	CLKSRC_PLL4,
	CLKSRC_RTC,
	CLKSRC_MCO1,
	CLKSRC_MCO2,
	CLKSRC_NB
};

enum stm32mp1_clkdiv_id {
	CLKDIV_MPU,
	CLKDIV_AXI,
196
	CLKDIV_MCU,
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
	CLKDIV_APB1,
	CLKDIV_APB2,
	CLKDIV_APB3,
	CLKDIV_APB4,
	CLKDIV_APB5,
	CLKDIV_RTC,
	CLKDIV_MCO1,
	CLKDIV_MCO2,
	CLKDIV_NB
};

enum stm32mp1_pllcfg {
	PLLCFG_M,
	PLLCFG_N,
	PLLCFG_P,
	PLLCFG_Q,
	PLLCFG_R,
	PLLCFG_O,
	PLLCFG_NB
};

enum stm32mp1_pllcsg {
	PLLCSG_MOD_PER,
	PLLCSG_INC_STEP,
	PLLCSG_SSCG_MODE,
	PLLCSG_NB
};

enum stm32mp1_plltype {
	PLL_800,
	PLL_1600,
	PLL_TYPE_NB
};

struct stm32mp1_pll {
	uint8_t refclk_min;
	uint8_t refclk_max;
	uint8_t divn_max;
};

struct stm32mp1_clk_gate {
	uint16_t offset;
	uint8_t bit;
	uint8_t index;
	uint8_t set_clr;
Yann Gautier's avatar
Yann Gautier committed
242
243
	uint8_t sel; /* Relates to enum stm32mp1_parent_sel */
	uint8_t fixed; /* Relates to enum stm32mp1_parent_id */
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
};

struct stm32mp1_clk_sel {
	uint16_t offset;
	uint8_t src;
	uint8_t msk;
	uint8_t nb_parent;
	const uint8_t *parent;
};

#define REFCLK_SIZE 4
struct stm32mp1_clk_pll {
	enum stm32mp1_plltype plltype;
	uint16_t rckxselr;
	uint16_t pllxcfgr1;
	uint16_t pllxcfgr2;
	uint16_t pllxfracr;
	uint16_t pllxcr;
	uint16_t pllxcsgr;
	enum stm32mp_osc_id refclk[REFCLK_SIZE];
};

Yann Gautier's avatar
Yann Gautier committed
266
267
/* Clocks with selectable source and non set/clr register access */
#define _CLK_SELEC(off, b, idx, s)			\
268
269
270
271
272
273
274
275
276
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 0,				\
		.sel = (s),				\
		.fixed = _UNKNOWN_ID,			\
	}

Yann Gautier's avatar
Yann Gautier committed
277
278
/* Clocks with fixed source and non set/clr register access */
#define _CLK_FIXED(off, b, idx, f)			\
279
280
281
282
283
284
285
286
287
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 0,				\
		.sel = _UNKNOWN_SEL,			\
		.fixed = (f),				\
	}

Yann Gautier's avatar
Yann Gautier committed
288
289
/* Clocks with selectable source and set/clr register access */
#define _CLK_SC_SELEC(off, b, idx, s)			\
290
291
292
293
294
295
296
297
298
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 1,				\
		.sel = (s),				\
		.fixed = _UNKNOWN_ID,			\
	}

Yann Gautier's avatar
Yann Gautier committed
299
300
/* Clocks with fixed source and set/clr register access */
#define _CLK_SC_FIXED(off, b, idx, f)			\
301
302
303
304
305
306
307
308
309
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 1,				\
		.sel = _UNKNOWN_SEL,			\
		.fixed = (f),				\
	}

310
311
312
313
#define _CLK_PARENT_SEL(_label, _rcc_selr, _parents)		\
	[_ ## _label ## _SEL] = {				\
		.offset = _rcc_selr,				\
		.src = _rcc_selr ## _ ## _label ## SRC_SHIFT,	\
314
315
		.msk = (_rcc_selr ## _ ## _label ## SRC_MASK) >> \
		       (_rcc_selr ## _ ## _label ## SRC_SHIFT), \
316
317
		.parent = (_parents),				\
		.nb_parent = ARRAY_SIZE(_parents)		\
318
319
	}

Yann Gautier's avatar
Yann Gautier committed
320
321
322
#define _CLK_PLL(idx, type, off1, off2, off3,		\
		 off4, off5, off6,			\
		 p1, p2, p3, p4)			\
323
324
325
326
327
328
329
330
331
332
333
334
335
336
	[(idx)] = {					\
		.plltype = (type),			\
		.rckxselr = (off1),			\
		.pllxcfgr1 = (off2),			\
		.pllxcfgr2 = (off3),			\
		.pllxfracr = (off4),			\
		.pllxcr = (off5),			\
		.pllxcsgr = (off6),			\
		.refclk[0] = (p1),			\
		.refclk[1] = (p2),			\
		.refclk[2] = (p3),			\
		.refclk[3] = (p4),			\
	}

Yann Gautier's avatar
Yann Gautier committed
337
338
#define NB_GATES	ARRAY_SIZE(stm32mp1_clk_gate)

339
static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
Yann Gautier's avatar
Yann Gautier committed
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
	_CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
	_CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R),
	_CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4),

	_CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL),

	_CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2),
	_CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),

367
368
	_CLK_SC_FIXED(RCC_MP_APB3ENSETR, 11, SYSCFG, _UNKNOWN_ID),

Yann Gautier's avatar
Yann Gautier committed
369
370
371
372
373
374
375
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL),

	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL),
376
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _UART1_SEL),
Yann Gautier's avatar
Yann Gautier committed
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL),

	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL),

	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL),

	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5),
	_CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5),

	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL),

412
	_CLK_SELEC(RCC_BDCR, 20, RTC, _RTC_SEL),
Yann Gautier's avatar
Yann Gautier committed
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
	_CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
};

static const uint8_t i2c12_parents[] = {
	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
};

static const uint8_t i2c35_parents[] = {
	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
};

static const uint8_t stgen_parents[] = {
	_HSI_KER, _HSE_KER
};

static const uint8_t i2c46_parents[] = {
	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER
};

static const uint8_t spi6_parents[] = {
	_PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q
};

static const uint8_t usart1_parents[] = {
	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER
};

static const uint8_t rng1_parents[] = {
	_CSI, _PLL4_R, _LSE, _LSI
};

static const uint8_t uart6_parents[] = {
	_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
};

static const uint8_t uart234578_parents[] = {
	_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
};

static const uint8_t sdmmc12_parents[] = {
	_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER
};

static const uint8_t sdmmc3_parents[] = {
	_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER
};

static const uint8_t qspi_parents[] = {
	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
};

static const uint8_t fmc_parents[] = {
	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
};

static const uint8_t ass_parents[] = {
	_HSI, _HSE, _PLL2
470
471
};

472
473
474
475
static const uint8_t mss_parents[] = {
	_HSI, _HSE, _CSI, _PLL3
};

Yann Gautier's avatar
Yann Gautier committed
476
477
478
479
480
481
482
static const uint8_t usbphy_parents[] = {
	_HSE_KER, _PLL4_R, _HSE_KER_DIV2
};

static const uint8_t usbo_parents[] = {
	_PLL4_R, _USB_PHY_48
};
483

484
485
486
487
488
489
490
491
static const uint8_t mpu_parents[] = {
	_HSI, _HSE, _PLL1_P, _PLL1_P /* specific div */
};

static const uint8_t per_parents[] = {
	_HSI, _HSE, _CSI,
};

492
493
494
495
static const uint8_t rtc_parents[] = {
	_UNKNOWN_ID, _LSE, _LSI, _HSE
};

496
static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
497
498
499
500
501
502
503
	_CLK_PARENT_SEL(I2C12, RCC_I2C12CKSELR, i2c12_parents),
	_CLK_PARENT_SEL(I2C35, RCC_I2C35CKSELR, i2c35_parents),
	_CLK_PARENT_SEL(STGEN, RCC_STGENCKSELR, stgen_parents),
	_CLK_PARENT_SEL(I2C46, RCC_I2C46CKSELR, i2c46_parents),
	_CLK_PARENT_SEL(SPI6, RCC_SPI6CKSELR, spi6_parents),
	_CLK_PARENT_SEL(UART1, RCC_UART1CKSELR, usart1_parents),
	_CLK_PARENT_SEL(RNG1, RCC_RNG1CKSELR, rng1_parents),
504
505
	_CLK_PARENT_SEL(MPU, RCC_MPCKSELR, mpu_parents),
	_CLK_PARENT_SEL(PER, RCC_CPERCKSELR, per_parents),
506
	_CLK_PARENT_SEL(RTC, RCC_BDCR, rtc_parents),
507
508
509
510
511
512
513
514
515
516
517
518
	_CLK_PARENT_SEL(UART6, RCC_UART6CKSELR, uart6_parents),
	_CLK_PARENT_SEL(UART24, RCC_UART24CKSELR, uart234578_parents),
	_CLK_PARENT_SEL(UART35, RCC_UART35CKSELR, uart234578_parents),
	_CLK_PARENT_SEL(UART78, RCC_UART78CKSELR, uart234578_parents),
	_CLK_PARENT_SEL(SDMMC12, RCC_SDMMC12CKSELR, sdmmc12_parents),
	_CLK_PARENT_SEL(SDMMC3, RCC_SDMMC3CKSELR, sdmmc3_parents),
	_CLK_PARENT_SEL(QSPI, RCC_QSPICKSELR, qspi_parents),
	_CLK_PARENT_SEL(FMC, RCC_FMCCKSELR, fmc_parents),
	_CLK_PARENT_SEL(AXIS, RCC_ASSCKSELR, ass_parents),
	_CLK_PARENT_SEL(MCUS, RCC_MSSCKSELR, mss_parents),
	_CLK_PARENT_SEL(USBPHY, RCC_USBCKSELR, usbphy_parents),
	_CLK_PARENT_SEL(USBO, RCC_USBCKSELR, usbo_parents),
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
};

/* Define characteristic of PLL according type */
#define DIVN_MIN	24
static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = {
	[PLL_800] = {
		.refclk_min = 4,
		.refclk_max = 16,
		.divn_max = 99,
	},
	[PLL_1600] = {
		.refclk_min = 8,
		.refclk_max = 16,
		.divn_max = 199,
	},
};

/* PLLNCFGR2 register divider by output */
static const uint8_t pllncfgr2[_DIV_NB] = {
	[_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT,
	[_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT,
Yann Gautier's avatar
Yann Gautier committed
540
	[_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT,
541
542
543
};

static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
Yann Gautier's avatar
Yann Gautier committed
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
	_CLK_PLL(_PLL1, PLL_1600,
		 RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
		 RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL2, PLL_1600,
		 RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
		 RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL3, PLL_800,
		 RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
		 RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
		 _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL4, PLL_800,
		 RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
		 RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
		 _HSI, _HSE, _CSI, _I2S_CKIN),
560
561
562
};

/* Prescaler table lookups for clock computation */
563
564
565
566
/* div = /1 /2 /4 /8 / 16 /64 /128 /512 */
static const uint8_t stm32mp1_mcu_div[16] = {
	0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9
};
567
568
569
570
571
572
573
574
575
576
577
578
579

/* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */
#define stm32mp1_mpu_div stm32mp1_mpu_apbx_div
#define stm32mp1_apbx_div stm32mp1_mpu_apbx_div
static const uint8_t stm32mp1_mpu_apbx_div[8] = {
	0, 1, 2, 3, 4, 4, 4, 4
};

/* div = /1 /2 /3 /4 */
static const uint8_t stm32mp1_axi_div[8] = {
	1, 2, 3, 4, 4, 4, 4, 4
};

Yann Gautier's avatar
Yann Gautier committed
580
581
582
583
584
585
586
587
588
589
/* RCC clock device driver private */
static unsigned long stm32mp1_osc[NB_OSC];
static struct spinlock reg_lock;
static unsigned int gate_refcounts[NB_GATES];
static struct spinlock refcount_lock;

static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx)
{
	return &stm32mp1_clk_gate[idx];
}
590

Yann Gautier's avatar
Yann Gautier committed
591
592
593
594
static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx)
{
	return &stm32mp1_clk_sel[idx];
}
595

Yann Gautier's avatar
Yann Gautier committed
596
597
598
599
600
601
602
static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx)
{
	return &stm32mp1_clk_pll[idx];
}

static void stm32mp1_clk_lock(struct spinlock *lock)
{
603
604
605
	if (stm32mp_lock_available()) {
		/* Assume interrupts are masked */
		spin_lock(lock);
Yann Gautier's avatar
Yann Gautier committed
606
607
608
609
610
	}
}

static void stm32mp1_clk_unlock(struct spinlock *lock)
{
611
612
	if (stm32mp_lock_available()) {
		spin_unlock(lock);
Yann Gautier's avatar
Yann Gautier committed
613
614
615
616
617
618
619
620
621
622
	}
}

bool stm32mp1_rcc_is_secure(void)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0;
}

623
624
625
626
627
628
629
bool stm32mp1_rcc_is_mckprot(void)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_MCKPROT) != 0;
}

Yann Gautier's avatar
Yann Gautier committed
630
631
632
633
634
635
636
637
638
639
640
void stm32mp1_clk_rcc_regs_lock(void)
{
	stm32mp1_clk_lock(&reg_lock);
}

void stm32mp1_clk_rcc_regs_unlock(void)
{
	stm32mp1_clk_unlock(&reg_lock);
}

static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx)
641
642
643
644
645
{
	if (idx >= NB_OSC) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
646
	return stm32mp1_osc[idx];
647
648
}

Yann Gautier's avatar
Yann Gautier committed
649
static int stm32mp1_clk_get_gated_id(unsigned long id)
650
{
Yann Gautier's avatar
Yann Gautier committed
651
	unsigned int i;
652

Yann Gautier's avatar
Yann Gautier committed
653
654
	for (i = 0U; i < NB_GATES; i++) {
		if (gate_ref(i)->index == id) {
655
656
657
658
659
660
661
662
663
			return i;
		}
	}

	ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id);

	return -EINVAL;
}

Yann Gautier's avatar
Yann Gautier committed
664
static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i)
665
{
Yann Gautier's avatar
Yann Gautier committed
666
	return (enum stm32mp1_parent_sel)(gate_ref(i)->sel);
667
668
}

Yann Gautier's avatar
Yann Gautier committed
669
static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i)
670
{
Yann Gautier's avatar
Yann Gautier committed
671
	return (enum stm32mp1_parent_id)(gate_ref(i)->fixed);
672
673
}

Yann Gautier's avatar
Yann Gautier committed
674
static int stm32mp1_clk_get_parent(unsigned long id)
675
{
Yann Gautier's avatar
Yann Gautier committed
676
	const struct stm32mp1_clk_sel *sel;
677
	uint32_t p_sel;
678
679
680
	int i;
	enum stm32mp1_parent_id p;
	enum stm32mp1_parent_sel s;
Yann Gautier's avatar
Yann Gautier committed
681
	uintptr_t rcc_base = stm32mp_rcc_base();
682

683
684
685
686
	/* Few non gateable clock have a static parent ID, find them */
	i = (int)clock_id2parent_id(id);
	if (i != _UNKNOWN_ID) {
		return i;
687
688
	}

Yann Gautier's avatar
Yann Gautier committed
689
	i = stm32mp1_clk_get_gated_id(id);
690
	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
691
		panic();
692
693
	}

Yann Gautier's avatar
Yann Gautier committed
694
	p = stm32mp1_clk_get_fixed_parent(i);
695
696
697
698
	if (p < _PARENT_NB) {
		return (int)p;
	}

Yann Gautier's avatar
Yann Gautier committed
699
700
	s = stm32mp1_clk_get_sel(i);
	if (s == _UNKNOWN_SEL) {
701
702
		return -EINVAL;
	}
Yann Gautier's avatar
Yann Gautier committed
703
704
	if (s >= _PARENT_SEL_NB) {
		panic();
705
706
	}

Yann Gautier's avatar
Yann Gautier committed
707
	sel = clk_sel_ref(s);
708
709
	p_sel = (mmio_read_32(rcc_base + sel->offset) &
		 (sel->msk << sel->src)) >> sel->src;
Yann Gautier's avatar
Yann Gautier committed
710
711
712
	if (p_sel < sel->nb_parent) {
		return (int)sel->parent[p_sel];
	}
713
714
715
716

	return -EINVAL;
}

Yann Gautier's avatar
Yann Gautier committed
717
static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll)
718
{
Yann Gautier's avatar
Yann Gautier committed
719
720
	uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr);
	uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK;
721

Yann Gautier's avatar
Yann Gautier committed
722
	return stm32mp1_clk_get_fixed(pll->refclk[src]);
723
724
725
726
727
728
729
730
}

/*
 * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
 * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
 * - PLL3 & PLL4 => return VCO     with Fpll_y_ck = FVCO / (DIVy + 1)
 * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
 */
Yann Gautier's avatar
Yann Gautier committed
731
static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll)
732
733
734
{
	unsigned long refclk, fvco;
	uint32_t cfgr1, fracr, divm, divn;
Yann Gautier's avatar
Yann Gautier committed
735
	uintptr_t rcc_base = stm32mp_rcc_base();
736

Yann Gautier's avatar
Yann Gautier committed
737
738
	cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1);
	fracr = mmio_read_32(rcc_base + pll->pllxfracr);
739
740
741
742

	divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT;
	divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;

Yann Gautier's avatar
Yann Gautier committed
743
	refclk = stm32mp1_pll_get_fref(pll);
744
745
746
747
748
749
750
751

	/*
	 * With FRACV :
	 *   Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
	 * Without FRACV
	 *   Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
	 */
	if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) {
Yann Gautier's avatar
Yann Gautier committed
752
753
		uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >>
				 RCC_PLLNFRACR_FRACV_SHIFT;
754
755
		unsigned long long numerator, denominator;

Yann Gautier's avatar
Yann Gautier committed
756
757
758
		numerator = (((unsigned long long)divn + 1U) << 13) + fracv;
		numerator = refclk * numerator;
		denominator = ((unsigned long long)divm + 1U) << 13;
759
760
761
762
763
764
765
766
		fvco = (unsigned long)(numerator / denominator);
	} else {
		fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U));
	}

	return fvco;
}

Yann Gautier's avatar
Yann Gautier committed
767
static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,
768
769
					    enum stm32mp1_div_id div_id)
{
Yann Gautier's avatar
Yann Gautier committed
770
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
771
772
773
774
775
776
777
	unsigned long dfout;
	uint32_t cfgr2, divy;

	if (div_id >= _DIV_NB) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
778
	cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2);
779
780
	divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK;

Yann Gautier's avatar
Yann Gautier committed
781
	dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U);
782
783
784
785

	return dfout;
}

Yann Gautier's avatar
Yann Gautier committed
786
static unsigned long get_clock_rate(int p)
787
788
789
{
	uint32_t reg, clkdiv;
	unsigned long clock = 0;
Yann Gautier's avatar
Yann Gautier committed
790
	uintptr_t rcc_base = stm32mp_rcc_base();
791
792
793
794

	switch (p) {
	case _CK_MPU:
	/* MPU sub system */
Yann Gautier's avatar
Yann Gautier committed
795
		reg = mmio_read_32(rcc_base + RCC_MPCKSELR);
796
797
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_MPCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
798
			clock = stm32mp1_clk_get_fixed(_HSI);
799
800
			break;
		case RCC_MPCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
801
			clock = stm32mp1_clk_get_fixed(_HSE);
802
803
			break;
		case RCC_MPCKSELR_PLL:
Yann Gautier's avatar
Yann Gautier committed
804
			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
805
806
			break;
		case RCC_MPCKSELR_PLL_MPUDIV:
Yann Gautier's avatar
Yann Gautier committed
807
			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
808

Yann Gautier's avatar
Yann Gautier committed
809
			reg = mmio_read_32(rcc_base + RCC_MPCKDIVR);
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
			clkdiv = reg & RCC_MPUDIV_MASK;
			if (clkdiv != 0U) {
				clock /= stm32mp1_mpu_div[clkdiv];
			}
			break;
		default:
			break;
		}
		break;
	/* AXI sub system */
	case _ACLK:
	case _HCLK2:
	case _HCLK6:
	case _PCLK4:
	case _PCLK5:
Yann Gautier's avatar
Yann Gautier committed
825
		reg = mmio_read_32(rcc_base + RCC_ASSCKSELR);
826
827
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_ASSCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
828
			clock = stm32mp1_clk_get_fixed(_HSI);
829
830
			break;
		case RCC_ASSCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
831
			clock = stm32mp1_clk_get_fixed(_HSE);
832
833
			break;
		case RCC_ASSCKSELR_PLL:
Yann Gautier's avatar
Yann Gautier committed
834
			clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
835
836
837
838
839
840
			break;
		default:
			break;
		}

		/* System clock divider */
Yann Gautier's avatar
Yann Gautier committed
841
		reg = mmio_read_32(rcc_base + RCC_AXIDIVR);
842
843
844
845
		clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];

		switch (p) {
		case _PCLK4:
Yann Gautier's avatar
Yann Gautier committed
846
			reg = mmio_read_32(rcc_base + RCC_APB4DIVR);
847
848
849
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK5:
Yann Gautier's avatar
Yann Gautier committed
850
			reg = mmio_read_32(rcc_base + RCC_APB5DIVR);
851
852
853
854
855
856
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		default:
			break;
		}
		break;
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
	/* MCU sub system */
	case _CK_MCU:
	case _PCLK1:
	case _PCLK2:
	case _PCLK3:
		reg = mmio_read_32(rcc_base + RCC_MSSCKSELR);
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_MSSCKSELR_HSI:
			clock = stm32mp1_clk_get_fixed(_HSI);
			break;
		case RCC_MSSCKSELR_HSE:
			clock = stm32mp1_clk_get_fixed(_HSE);
			break;
		case RCC_MSSCKSELR_CSI:
			clock = stm32mp1_clk_get_fixed(_CSI);
			break;
		case RCC_MSSCKSELR_PLL:
			clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
			break;
		default:
			break;
		}

		/* MCU clock divider */
		reg = mmio_read_32(rcc_base + RCC_MCUDIVR);
		clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK];

		switch (p) {
		case _PCLK1:
			reg = mmio_read_32(rcc_base + RCC_APB1DIVR);
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK2:
			reg = mmio_read_32(rcc_base + RCC_APB2DIVR);
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK3:
			reg = mmio_read_32(rcc_base + RCC_APB3DIVR);
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _CK_MCU:
		default:
			break;
		}
		break;
902
	case _CK_PER:
Yann Gautier's avatar
Yann Gautier committed
903
		reg = mmio_read_32(rcc_base + RCC_CPERCKSELR);
904
905
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_CPERCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
906
			clock = stm32mp1_clk_get_fixed(_HSI);
907
908
			break;
		case RCC_CPERCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
909
			clock = stm32mp1_clk_get_fixed(_HSE);
910
911
			break;
		case RCC_CPERCKSELR_CSI:
Yann Gautier's avatar
Yann Gautier committed
912
			clock = stm32mp1_clk_get_fixed(_CSI);
913
914
915
916
917
918
919
			break;
		default:
			break;
		}
		break;
	case _HSI:
	case _HSI_KER:
Yann Gautier's avatar
Yann Gautier committed
920
		clock = stm32mp1_clk_get_fixed(_HSI);
921
922
923
		break;
	case _CSI:
	case _CSI_KER:
Yann Gautier's avatar
Yann Gautier committed
924
		clock = stm32mp1_clk_get_fixed(_CSI);
925
926
927
		break;
	case _HSE:
	case _HSE_KER:
Yann Gautier's avatar
Yann Gautier committed
928
		clock = stm32mp1_clk_get_fixed(_HSE);
929
930
		break;
	case _HSE_KER_DIV2:
Yann Gautier's avatar
Yann Gautier committed
931
		clock = stm32mp1_clk_get_fixed(_HSE) >> 1;
932
933
		break;
	case _LSI:
Yann Gautier's avatar
Yann Gautier committed
934
		clock = stm32mp1_clk_get_fixed(_LSI);
935
936
		break;
	case _LSE:
Yann Gautier's avatar
Yann Gautier committed
937
		clock = stm32mp1_clk_get_fixed(_LSE);
938
939
940
		break;
	/* PLL */
	case _PLL1_P:
Yann Gautier's avatar
Yann Gautier committed
941
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
942
943
		break;
	case _PLL1_Q:
Yann Gautier's avatar
Yann Gautier committed
944
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q);
945
946
		break;
	case _PLL1_R:
Yann Gautier's avatar
Yann Gautier committed
947
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R);
948
949
		break;
	case _PLL2_P:
Yann Gautier's avatar
Yann Gautier committed
950
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
951
952
		break;
	case _PLL2_Q:
Yann Gautier's avatar
Yann Gautier committed
953
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q);
954
955
		break;
	case _PLL2_R:
Yann Gautier's avatar
Yann Gautier committed
956
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R);
957
958
		break;
	case _PLL3_P:
Yann Gautier's avatar
Yann Gautier committed
959
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
960
961
		break;
	case _PLL3_Q:
Yann Gautier's avatar
Yann Gautier committed
962
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q);
963
964
		break;
	case _PLL3_R:
Yann Gautier's avatar
Yann Gautier committed
965
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R);
966
967
		break;
	case _PLL4_P:
Yann Gautier's avatar
Yann Gautier committed
968
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P);
969
970
		break;
	case _PLL4_Q:
Yann Gautier's avatar
Yann Gautier committed
971
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q);
972
973
		break;
	case _PLL4_R:
Yann Gautier's avatar
Yann Gautier committed
974
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R);
975
976
977
		break;
	/* Other */
	case _USB_PHY_48:
Yann Gautier's avatar
Yann Gautier committed
978
		clock = USB_PHY_48_MHZ;
979
980
981
982
983
984
985
986
		break;
	default:
		break;
	}

	return clock;
}

Yann Gautier's avatar
Yann Gautier committed
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
static void __clk_enable(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (gate->set_clr != 0U) {
		mmio_write_32(rcc_base + gate->offset, BIT(gate->bit));
	} else {
		mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit));
	}

	VERBOSE("Clock %d has been enabled", gate->index);
}

static void __clk_disable(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (gate->set_clr != 0U) {
		mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET,
			      BIT(gate->bit));
	} else {
		mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit));
	}

	VERBOSE("Clock %d has been disabled", gate->index);
}

static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit);
}

unsigned int stm32mp1_clk_get_refcount(unsigned long id)
1022
{
Yann Gautier's avatar
Yann Gautier committed
1023
	int i = stm32mp1_clk_get_gated_id(id);
1024
1025

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
1026
		panic();
1027
1028
	}

Yann Gautier's avatar
Yann Gautier committed
1029
	return gate_refcounts[i];
1030
1031
}

Yann Gautier's avatar
Yann Gautier committed
1032
void __stm32mp1_clk_enable(unsigned long id, bool secure)
1033
{
Yann Gautier's avatar
Yann Gautier committed
1034
1035
1036
	const struct stm32mp1_clk_gate *gate;
	int i = stm32mp1_clk_get_gated_id(id);
	unsigned int *refcnt;
1037
1038

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
1039
1040
		ERROR("Clock %d can't be enabled\n", (uint32_t)id);
		panic();
1041
1042
	}

Yann Gautier's avatar
Yann Gautier committed
1043
1044
1045
1046
1047
1048
1049
	gate = gate_ref(i);
	refcnt = &gate_refcounts[i];

	stm32mp1_clk_lock(&refcount_lock);

	if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) {
		__clk_enable(gate);
1050
1051
	}

Yann Gautier's avatar
Yann Gautier committed
1052
	stm32mp1_clk_unlock(&refcount_lock);
1053
1054
}

Yann Gautier's avatar
Yann Gautier committed
1055
void __stm32mp1_clk_disable(unsigned long id, bool secure)
1056
{
Yann Gautier's avatar
Yann Gautier committed
1057
1058
1059
	const struct stm32mp1_clk_gate *gate;
	int i = stm32mp1_clk_get_gated_id(id);
	unsigned int *refcnt;
1060
1061

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
1062
1063
		ERROR("Clock %d can't be disabled\n", (uint32_t)id);
		panic();
1064
1065
	}

Yann Gautier's avatar
Yann Gautier committed
1066
1067
1068
1069
1070
1071
1072
	gate = gate_ref(i);
	refcnt = &gate_refcounts[i];

	stm32mp1_clk_lock(&refcount_lock);

	if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) {
		__clk_disable(gate);
1073
1074
	}

Yann Gautier's avatar
Yann Gautier committed
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
	stm32mp1_clk_unlock(&refcount_lock);
}

void stm32mp_clk_enable(unsigned long id)
{
	__stm32mp1_clk_enable(id, true);
}

void stm32mp_clk_disable(unsigned long id)
{
	__stm32mp1_clk_disable(id, true);
}

bool stm32mp_clk_is_enabled(unsigned long id)
{
	int i = stm32mp1_clk_get_gated_id(id);

	if (i < 0) {
		panic();
	}

	return __clk_is_enabled(gate_ref(i));
1097
1098
}

1099
unsigned long stm32mp_clk_get_rate(unsigned long id)
1100
{
Yann Gautier's avatar
Yann Gautier committed
1101
	int p = stm32mp1_clk_get_parent(id);
1102
1103
1104
1105
1106

	if (p < 0) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
1107
	return get_clock_rate(p);
1108
1109
}

Yann Gautier's avatar
Yann Gautier committed
1110
static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on)
1111
{
Yann Gautier's avatar
Yann Gautier committed
1112
	uintptr_t address = stm32mp_rcc_base() + offset;
1113

Yann Gautier's avatar
Yann Gautier committed
1114
	if (enable) {
1115
1116
1117
1118
1119
1120
		mmio_setbits_32(address, mask_on);
	} else {
		mmio_clrbits_32(address, mask_on);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1121
static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on)
1122
{
Yann Gautier's avatar
Yann Gautier committed
1123
1124
1125
1126
	uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR;
	uintptr_t address = stm32mp_rcc_base() + offset;

	mmio_write_32(address, mask_on);
1127
1128
}

Yann Gautier's avatar
Yann Gautier committed
1129
static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy)
1130
{
1131
	uint64_t timeout;
1132
	uint32_t mask_test;
Yann Gautier's avatar
Yann Gautier committed
1133
	uintptr_t address = stm32mp_rcc_base() + offset;
1134

Yann Gautier's avatar
Yann Gautier committed
1135
	if (enable) {
1136
1137
1138
1139
1140
		mask_test = mask_rdy;
	} else {
		mask_test = 0;
	}

1141
	timeout = timeout_init_us(OSCRDY_TIMEOUT);
1142
	while ((mmio_read_32(address) & mask_rdy) != mask_test) {
1143
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1144
			ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n",
1145
1146
1147
1148
1149
1150
1151
1152
			      mask_rdy, address, enable, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1153
static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv)
1154
1155
{
	uint32_t value;
Yann Gautier's avatar
Yann Gautier committed
1156
1157
1158
1159
1160
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (digbyp) {
		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP);
	}
1161

Yann Gautier's avatar
Yann Gautier committed
1162
1163
	if (bypass || digbyp) {
		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP);
1164
1165
1166
1167
1168
1169
	}

	/*
	 * Warning: not recommended to switch directly from "high drive"
	 * to "medium low drive", and vice-versa.
	 */
Yann Gautier's avatar
Yann Gautier committed
1170
	value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >>
1171
1172
1173
1174
1175
1176
1177
1178
1179
		RCC_BDCR_LSEDRV_SHIFT;

	while (value != lsedrv) {
		if (value > lsedrv) {
			value--;
		} else {
			value++;
		}

Yann Gautier's avatar
Yann Gautier committed
1180
		mmio_clrsetbits_32(rcc_base + RCC_BDCR,
1181
1182
1183
1184
				   RCC_BDCR_LSEDRV_MASK,
				   value << RCC_BDCR_LSEDRV_SHIFT);
	}

Yann Gautier's avatar
Yann Gautier committed
1185
	stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON);
1186
1187
}

Yann Gautier's avatar
Yann Gautier committed
1188
static void stm32mp1_lse_wait(void)
1189
{
Yann Gautier's avatar
Yann Gautier committed
1190
	if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) {
1191
1192
1193
1194
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1195
static void stm32mp1_lsi_set(bool enable)
1196
{
Yann Gautier's avatar
Yann Gautier committed
1197
1198
1199
	stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION);

	if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) {
1200
1201
1202
1203
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1204
static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css)
1205
{
Yann Gautier's avatar
Yann Gautier committed
1206
1207
1208
1209
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (digbyp) {
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP);
1210
1211
	}

Yann Gautier's avatar
Yann Gautier committed
1212
1213
1214
1215
1216
1217
	if (bypass || digbyp) {
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP);
	}

	stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON);
	if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) {
1218
1219
1220
1221
		VERBOSE("%s: failed\n", __func__);
	}

	if (css) {
Yann Gautier's avatar
Yann Gautier committed
1222
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON);
1223
1224
1225
	}
}

Yann Gautier's avatar
Yann Gautier committed
1226
static void stm32mp1_csi_set(bool enable)
1227
{
Yann Gautier's avatar
Yann Gautier committed
1228
1229
	stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION);
	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) {
1230
1231
1232
1233
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1234
static void stm32mp1_hsi_set(bool enable)
1235
{
Yann Gautier's avatar
Yann Gautier committed
1236
1237
	stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION);
	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) {
1238
1239
1240
1241
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1242
static int stm32mp1_set_hsidiv(uint8_t hsidiv)
1243
{
1244
	uint64_t timeout;
Yann Gautier's avatar
Yann Gautier committed
1245
1246
	uintptr_t rcc_base = stm32mp_rcc_base();
	uintptr_t address = rcc_base + RCC_OCRDYR;
1247

Yann Gautier's avatar
Yann Gautier committed
1248
	mmio_clrsetbits_32(rcc_base + RCC_HSICFGR,
1249
1250
1251
			   RCC_HSICFGR_HSIDIV_MASK,
			   RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv);

1252
	timeout = timeout_init_us(HSIDIV_TIMEOUT);
1253
	while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) {
1254
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1255
			ERROR("HSIDIV failed @ 0x%lx: 0x%x\n",
1256
1257
1258
1259
1260
1261
1262
1263
			      address, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1264
static int stm32mp1_hsidiv(unsigned long hsifreq)
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
{
	uint8_t hsidiv;
	uint32_t hsidivfreq = MAX_HSI_HZ;

	for (hsidiv = 0; hsidiv < 4U; hsidiv++) {
		if (hsidivfreq == hsifreq) {
			break;
		}

		hsidivfreq /= 2U;
	}

	if (hsidiv == 4U) {
		ERROR("Invalid clk-hsi frequency\n");
		return -1;
	}

	if (hsidiv != 0U) {
Yann Gautier's avatar
Yann Gautier committed
1283
		return stm32mp1_set_hsidiv(hsidiv);
1284
1285
1286
1287
1288
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id,
				    unsigned int clksrc,
				    uint32_t *pllcfg, int plloff)
{
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
	uintptr_t pllxcr = rcc_base + pll->pllxcr;
	enum stm32mp1_plltype type = pll->plltype;
	uintptr_t clksrc_address = rcc_base + (clksrc >> 4);
	unsigned long refclk;
	uint32_t ifrge = 0U;
1300
1301
	uint32_t src, value, fracv = 0;
	void *fdt;
Yann Gautier's avatar
Yann Gautier committed
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339

	/* Check PLL output */
	if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) {
		return false;
	}

	/* Check current clksrc */
	src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK;
	if (src != (clksrc & RCC_SELR_SRC_MASK)) {
		return false;
	}

	/* Check Div */
	src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK;

	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
		 (pllcfg[PLLCFG_M] + 1U);

	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
		return false;
	}

	if ((type == PLL_800) && (refclk >= 8000000U)) {
		ifrge = 1U;
	}

	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
		RCC_PLLNCFGR1_DIVN_MASK;
	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
		 RCC_PLLNCFGR1_DIVM_MASK;
	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
		 RCC_PLLNCFGR1_IFRGE_MASK;
	if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) {
		return false;
	}

	/* Fractional configuration */
1340
1341
1342
	if (fdt_get_address(&fdt) == 1) {
		fracv = fdt_read_uint32_default(fdt, plloff, "frac", 0);
	}
Yann Gautier's avatar
Yann Gautier committed
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364

	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
	value |= RCC_PLLNFRACR_FRACLE;
	if (mmio_read_32(rcc_base + pll->pllxfracr) != value) {
		return false;
	}

	/* Output config */
	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
		RCC_PLLNCFGR2_DIVP_MASK;
	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
		 RCC_PLLNCFGR2_DIVQ_MASK;
	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
		 RCC_PLLNCFGR2_DIVR_MASK;
	if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) {
		return false;
	}

	return true;
}

static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id)
1365
{
Yann Gautier's avatar
Yann Gautier committed
1366
1367
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1368

1369
1370
1371
1372
1373
	/* Preserve RCC_PLLNCR_SSCG_CTRL value */
	mmio_clrsetbits_32(pllxcr,
			   RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
			   RCC_PLLNCR_DIVREN,
			   RCC_PLLNCR_PLLON);
1374
1375
}

Yann Gautier's avatar
Yann Gautier committed
1376
static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output)
1377
{
Yann Gautier's avatar
Yann Gautier committed
1378
1379
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1380
	uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT);
1381
1382
1383

	/* Wait PLL lock */
	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) {
1384
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1385
			ERROR("PLL%d start failed @ 0x%lx: 0x%x\n",
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
			      pll_id, pllxcr, mmio_read_32(pllxcr));
			return -ETIMEDOUT;
		}
	}

	/* Start the requested output */
	mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT);

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1397
static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id)
1398
{
Yann Gautier's avatar
Yann Gautier committed
1399
1400
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1401
	uint64_t timeout;
1402
1403
1404
1405
1406
1407
1408
1409

	/* Stop all output */
	mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
			RCC_PLLNCR_DIVREN);

	/* Stop PLL */
	mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON);

1410
	timeout = timeout_init_us(PLLRDY_TIMEOUT);
1411
1412
	/* Wait PLL stopped */
	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) {
1413
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1414
			ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n",
1415
1416
1417
1418
1419
1420
1421
1422
			      pll_id, pllxcr, mmio_read_32(pllxcr));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1423
static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id,
1424
1425
				       uint32_t *pllcfg)
{
Yann Gautier's avatar
Yann Gautier committed
1426
1427
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
1428
1429
1430
1431
1432
1433
1434
1435
	uint32_t value;

	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
		RCC_PLLNCFGR2_DIVP_MASK;
	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
		 RCC_PLLNCFGR2_DIVQ_MASK;
	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
		 RCC_PLLNCFGR2_DIVR_MASK;
Yann Gautier's avatar
Yann Gautier committed
1436
	mmio_write_32(rcc_base + pll->pllxcfgr2, value);
1437
1438
}

Yann Gautier's avatar
Yann Gautier committed
1439
static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id,
1440
1441
			       uint32_t *pllcfg, uint32_t fracv)
{
Yann Gautier's avatar
Yann Gautier committed
1442
1443
1444
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
	enum stm32mp1_plltype type = pll->plltype;
1445
1446
1447
1448
	unsigned long refclk;
	uint32_t ifrge = 0;
	uint32_t src, value;

Yann Gautier's avatar
Yann Gautier committed
1449
	src = mmio_read_32(rcc_base + pll->rckxselr) &
1450
1451
		RCC_SELR_REFCLK_SRC_MASK;

Yann Gautier's avatar
Yann Gautier committed
1452
	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
		 (pllcfg[PLLCFG_M] + 1U);

	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
		return -EINVAL;
	}

	if ((type == PLL_800) && (refclk >= 8000000U)) {
		ifrge = 1U;
	}

	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
		RCC_PLLNCFGR1_DIVN_MASK;
	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
		 RCC_PLLNCFGR1_DIVM_MASK;
	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
		 RCC_PLLNCFGR1_IFRGE_MASK;
Yann Gautier's avatar
Yann Gautier committed
1470
	mmio_write_32(rcc_base + pll->pllxcfgr1, value);
1471
1472
1473

	/* Fractional configuration */
	value = 0;
Yann Gautier's avatar
Yann Gautier committed
1474
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1475
1476

	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
Yann Gautier's avatar
Yann Gautier committed
1477
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1478
1479

	value |= RCC_PLLNFRACR_FRACLE;
Yann Gautier's avatar
Yann Gautier committed
1480
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1481

Yann Gautier's avatar
Yann Gautier committed
1482
	stm32mp1_pll_config_output(pll_id, pllcfg);
1483
1484
1485
1486

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1487
static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg)
1488
{
Yann Gautier's avatar
Yann Gautier committed
1489
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
	uint32_t pllxcsg = 0;

	pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) &
		    RCC_PLLNCSGR_MOD_PER_MASK;

	pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) &
		    RCC_PLLNCSGR_INC_STEP_MASK;

	pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) &
		    RCC_PLLNCSGR_SSCG_MODE_MASK;

Yann Gautier's avatar
Yann Gautier committed
1501
	mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg);
1502
1503
1504

	mmio_setbits_32(stm32mp_rcc_base() + pll->pllxcr,
			RCC_PLLNCR_SSCG_CTRL);
1505
1506
}

Yann Gautier's avatar
Yann Gautier committed
1507
static int stm32mp1_set_clksrc(unsigned int clksrc)
1508
{
Yann Gautier's avatar
Yann Gautier committed
1509
	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1510
	uint64_t timeout;
1511

Yann Gautier's avatar
Yann Gautier committed
1512
	mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK,
1513
1514
			   clksrc & RCC_SELR_SRC_MASK);

1515
	timeout = timeout_init_us(CLKSRC_TIMEOUT);
Yann Gautier's avatar
Yann Gautier committed
1516
	while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) {
1517
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1518
1519
			ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc,
			      clksrc_address, mmio_read_32(clksrc_address));
1520
1521
1522
1523
1524
1525
1526
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1527
static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address)
1528
{
1529
	uint64_t timeout;
1530
1531
1532
1533

	mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK,
			   clkdiv & RCC_DIVR_DIV_MASK);

1534
	timeout = timeout_init_us(CLKDIV_TIMEOUT);
1535
	while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) {
1536
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1537
			ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n",
1538
1539
1540
1541
1542
1543
1544
1545
			      clkdiv, address, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1546
static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv)
1547
{
Yann Gautier's avatar
Yann Gautier committed
1548
	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1549
1550
1551
1552
1553
1554
1555
1556

	/*
	 * Binding clksrc :
	 *      bit15-4 offset
	 *      bit3:   disable
	 *      bit2-0: MCOSEL[2:0]
	 */
	if ((clksrc & 0x8U) != 0U) {
Yann Gautier's avatar
Yann Gautier committed
1557
		mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1558
	} else {
Yann Gautier's avatar
Yann Gautier committed
1559
		mmio_clrsetbits_32(clksrc_address,
1560
1561
				   RCC_MCOCFG_MCOSRC_MASK,
				   clksrc & RCC_MCOCFG_MCOSRC_MASK);
Yann Gautier's avatar
Yann Gautier committed
1562
		mmio_clrsetbits_32(clksrc_address,
1563
1564
				   RCC_MCOCFG_MCODIV_MASK,
				   clkdiv << RCC_MCOCFG_MCODIV_SHIFT);
Yann Gautier's avatar
Yann Gautier committed
1565
		mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1566
1567
1568
	}
}

Yann Gautier's avatar
Yann Gautier committed
1569
static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css)
1570
{
Yann Gautier's avatar
Yann Gautier committed
1571
	uintptr_t address = stm32mp_rcc_base() + RCC_BDCR;
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586

	if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) ||
	    (clksrc != (uint32_t)CLK_RTC_DISABLED)) {
		mmio_clrsetbits_32(address,
				   RCC_BDCR_RTCSRC_MASK,
				   clksrc << RCC_BDCR_RTCSRC_SHIFT);

		mmio_setbits_32(address, RCC_BDCR_RTCCKEN);
	}

	if (lse_css) {
		mmio_setbits_32(address, RCC_BDCR_LSECSSON);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1587
static void stm32mp1_stgen_config(void)
1588
1589
1590
1591
{
	uintptr_t stgen;
	uint32_t cntfid0;
	unsigned long rate;
Yann Gautier's avatar
Yann Gautier committed
1592
	unsigned long long counter;
1593
1594
1595

	stgen = fdt_get_stgen_base();
	cntfid0 = mmio_read_32(stgen + CNTFID_OFF);
Yann Gautier's avatar
Yann Gautier committed
1596
	rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K));
1597

Yann Gautier's avatar
Yann Gautier committed
1598
1599
1600
	if (cntfid0 == rate) {
		return;
	}
1601

Yann Gautier's avatar
Yann Gautier committed
1602
1603
1604
1605
	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
	counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF);
	counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32;
	counter = (counter * rate / cntfid0);
1606

Yann Gautier's avatar
Yann Gautier committed
1607
1608
1609
1610
	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter);
	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32));
	mmio_write_32(stgen + CNTFID_OFF, rate);
	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
1611

Yann Gautier's avatar
Yann Gautier committed
1612
1613
1614
1615
	write_cntfrq((u_register_t)rate);

	/* Need to update timer with new frequency */
	generic_delay_timer_init();
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
}

void stm32mp1_stgen_increment(unsigned long long offset_in_ms)
{
	uintptr_t stgen;
	unsigned long long cnt;

	stgen = fdt_get_stgen_base();

	cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) |
		mmio_read_32(stgen + CNTCVL_OFF);

	cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U;

	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt);
	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32));
	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
}

Yann Gautier's avatar
Yann Gautier committed
1636
static void stm32mp1_pkcs_config(uint32_t pkcs)
1637
{
Yann Gautier's avatar
Yann Gautier committed
1638
	uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU);
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
	uint32_t value = pkcs & 0xFU;
	uint32_t mask = 0xFU;

	if ((pkcs & BIT(31)) != 0U) {
		mask <<= 4;
		value <<= 4;
	}

	mmio_clrsetbits_32(address, mask, value);
}

int stm32mp1_clk_init(void)
{
Yann Gautier's avatar
Yann Gautier committed
1652
	uintptr_t rcc_base = stm32mp_rcc_base();
1653
1654
1655
1656
1657
1658
1659
	unsigned int clksrc[CLKSRC_NB];
	unsigned int clkdiv[CLKDIV_NB];
	unsigned int pllcfg[_PLL_NB][PLLCFG_NB];
	int plloff[_PLL_NB];
	int ret, len;
	enum stm32mp1_pll_id i;
	bool lse_css = false;
Yann Gautier's avatar
Yann Gautier committed
1660
1661
1662
	bool pll3_preserve = false;
	bool pll4_preserve = false;
	bool pll4_bootrom = false;
1663
	const fdt32_t *pkcs_cell;
1664
1665
1666
1667
1668
	void *fdt;

	if (fdt_get_address(&fdt) == 0) {
		return false;
	}
1669
1670
1671

	/* Check status field to disable security */
	if (!fdt_get_rcc_secure_status()) {
Yann Gautier's avatar
Yann Gautier committed
1672
		mmio_write_32(rcc_base + RCC_TZCR, 0);
1673
1674
	}

1675
1676
	ret = fdt_rcc_read_uint32_array("st,clksrc", (uint32_t)CLKSRC_NB,
					clksrc);
1677
1678
1679
1680
	if (ret < 0) {
		return -FDT_ERR_NOTFOUND;
	}

1681
1682
	ret = fdt_rcc_read_uint32_array("st,clkdiv", (uint32_t)CLKDIV_NB,
					clkdiv);
1683
1684
1685
1686
1687
1688
1689
	if (ret < 0) {
		return -FDT_ERR_NOTFOUND;
	}

	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		char name[12];

1690
		snprintf(name, sizeof(name), "st,pll@%d", i);
1691
1692
1693
1694
1695
1696
		plloff[i] = fdt_rcc_subnode_offset(name);

		if (!fdt_check_node(plloff[i])) {
			continue;
		}

1697
1698
		ret = fdt_read_uint32_array(fdt, plloff[i], "cfg",
					    (int)PLLCFG_NB, pllcfg[i]);
1699
1700
1701
1702
1703
		if (ret < 0) {
			return -FDT_ERR_NOTFOUND;
		}
	}

Yann Gautier's avatar
Yann Gautier committed
1704
1705
	stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]);
	stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]);
1706
1707
1708
1709
1710

	/*
	 * Switch ON oscillator found in device-tree.
	 * Note: HSI already ON after BootROM stage.
	 */
Yann Gautier's avatar
Yann Gautier committed
1711
1712
	if (stm32mp1_osc[_LSI] != 0U) {
		stm32mp1_lsi_set(true);
1713
	}
Yann Gautier's avatar
Yann Gautier committed
1714
1715
	if (stm32mp1_osc[_LSE] != 0U) {
		bool bypass, digbyp;
1716
1717
1718
		uint32_t lsedrv;

		bypass = fdt_osc_read_bool(_LSE, "st,bypass");
Yann Gautier's avatar
Yann Gautier committed
1719
		digbyp = fdt_osc_read_bool(_LSE, "st,digbypass");
1720
1721
1722
		lse_css = fdt_osc_read_bool(_LSE, "st,css");
		lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive",
						     LSEDRV_MEDIUM_HIGH);
Yann Gautier's avatar
Yann Gautier committed
1723
		stm32mp1_lse_enable(bypass, digbyp, lsedrv);
1724
	}
Yann Gautier's avatar
Yann Gautier committed
1725
1726
	if (stm32mp1_osc[_HSE] != 0U) {
		bool bypass, digbyp, css;
1727

Yann Gautier's avatar
Yann Gautier committed
1728
1729
1730
1731
		bypass = fdt_osc_read_bool(_HSE, "st,bypass");
		digbyp = fdt_osc_read_bool(_HSE, "st,digbypass");
		css = fdt_osc_read_bool(_HSE, "st,css");
		stm32mp1_hse_enable(bypass, digbyp, css);
1732
1733
1734
1735
1736
	}
	/*
	 * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR)
	 * => switch on CSI even if node is not present in device tree
	 */
Yann Gautier's avatar
Yann Gautier committed
1737
	stm32mp1_csi_set(true);
1738
1739

	/* Come back to HSI */
Yann Gautier's avatar
Yann Gautier committed
1740
	ret = stm32mp1_set_clksrc(CLK_MPU_HSI);
1741
1742
1743
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1744
	ret = stm32mp1_set_clksrc(CLK_AXI_HSI);
1745
1746
1747
	if (ret != 0) {
		return ret;
	}
1748
1749
1750
1751
	ret = stm32mp1_set_clksrc(CLK_MCU_HSI);
	if (ret != 0) {
		return ret;
	}
1752

Yann Gautier's avatar
Yann Gautier committed
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
	if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) &
	     RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) {
		pll3_preserve = stm32mp1_check_pll_conf(_PLL3,
							clksrc[CLKSRC_PLL3],
							pllcfg[_PLL3],
							plloff[_PLL3]);
		pll4_preserve = stm32mp1_check_pll_conf(_PLL4,
							clksrc[CLKSRC_PLL4],
							pllcfg[_PLL4],
							plloff[_PLL4]);
	}

1765
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
Yann Gautier's avatar
Yann Gautier committed
1766
1767
		if (((i == _PLL3) && pll3_preserve) ||
		    ((i == _PLL4) && pll4_preserve)) {
1768
			continue;
Yann Gautier's avatar
Yann Gautier committed
1769
1770
1771
		}

		ret = stm32mp1_pll_stop(i);
1772
1773
1774
1775
1776
1777
		if (ret != 0) {
			return ret;
		}
	}

	/* Configure HSIDIV */
Yann Gautier's avatar
Yann Gautier committed
1778
1779
	if (stm32mp1_osc[_HSI] != 0U) {
		ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]);
1780
1781
1782
		if (ret != 0) {
			return ret;
		}
Yann Gautier's avatar
Yann Gautier committed
1783
		stm32mp1_stgen_config();
1784
1785
1786
1787
	}

	/* Select DIV */
	/* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */
Yann Gautier's avatar
Yann Gautier committed
1788
	mmio_write_32(rcc_base + RCC_MPCKDIVR,
1789
		      clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK);
Yann Gautier's avatar
Yann Gautier committed
1790
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR);
1791
1792
1793
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1794
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR);
1795
1796
1797
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1798
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR);
1799
1800
1801
	if (ret != 0) {
		return ret;
	}
1802
1803
1804
1805
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR);
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1806
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR);
1807
1808
1809
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1810
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR);
1811
1812
1813
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1814
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR);
1815
1816
1817
1818
1819
	if (ret != 0) {
		return ret;
	}

	/* No ready bit for RTC */
Yann Gautier's avatar
Yann Gautier committed
1820
	mmio_write_32(rcc_base + RCC_RTCDIVR,
1821
1822
1823
		      clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK);

	/* Configure PLLs source */
Yann Gautier's avatar
Yann Gautier committed
1824
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]);
1825
1826
1827
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1828
1829
1830
1831
1832
1833

	if (!pll3_preserve) {
		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]);
		if (ret != 0) {
			return ret;
		}
1834
1835
	}

Yann Gautier's avatar
Yann Gautier committed
1836
1837
1838
1839
1840
	if (!pll4_preserve) {
		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]);
		if (ret != 0) {
			return ret;
		}
1841
1842
1843
1844
1845
1846
1847
	}

	/* Configure and start PLLs */
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		uint32_t fracv;
		uint32_t csg[PLLCSG_NB];

Yann Gautier's avatar
Yann Gautier committed
1848
1849
1850
1851
1852
		if (((i == _PLL3) && pll3_preserve) ||
		    ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) {
			continue;
		}

1853
1854
1855
1856
		if (!fdt_check_node(plloff[i])) {
			continue;
		}

Yann Gautier's avatar
Yann Gautier committed
1857
1858
1859
1860
1861
1862
		if ((i == _PLL4) && pll4_bootrom) {
			/* Set output divider if not done by the Bootrom */
			stm32mp1_pll_config_output(i, pllcfg[i]);
			continue;
		}

1863
		fracv = fdt_read_uint32_default(fdt, plloff[i], "frac", 0);
1864

Yann Gautier's avatar
Yann Gautier committed
1865
		ret = stm32mp1_pll_config(i, pllcfg[i], fracv);
1866
1867
1868
		if (ret != 0) {
			return ret;
		}
1869
1870
		ret = fdt_read_uint32_array(fdt, plloff[i], "csg",
					    (uint32_t)PLLCSG_NB, csg);
1871
		if (ret == 0) {
Yann Gautier's avatar
Yann Gautier committed
1872
			stm32mp1_pll_csg(i, csg);
1873
1874
1875
1876
		} else if (ret != -FDT_ERR_NOTFOUND) {
			return ret;
		}

Yann Gautier's avatar
Yann Gautier committed
1877
		stm32mp1_pll_start(i);
1878
1879
1880
1881
1882
1883
1884
	}
	/* Wait and start PLLs ouptut when ready */
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		if (!fdt_check_node(plloff[i])) {
			continue;
		}

Yann Gautier's avatar
Yann Gautier committed
1885
		ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]);
1886
1887
1888
1889
1890
		if (ret != 0) {
			return ret;
		}
	}
	/* Wait LSE ready before to use it */
Yann Gautier's avatar
Yann Gautier committed
1891
1892
	if (stm32mp1_osc[_LSE] != 0U) {
		stm32mp1_lse_wait();
1893
1894
1895
	}

	/* Configure with expected clock source */
Yann Gautier's avatar
Yann Gautier committed
1896
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]);
1897
1898
1899
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1900
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]);
1901
1902
1903
	if (ret != 0) {
		return ret;
	}
1904
1905
1906
1907
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]);
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1908
	stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css);
1909
1910
1911
1912
1913
1914
1915
1916

	/* Configure PKCK */
	pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len);
	if (pkcs_cell != NULL) {
		bool ckper_disabled = false;
		uint32_t j;

		for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) {
1917
			uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]);
1918
1919
1920
1921
1922

			if (pkcs == (uint32_t)CLK_CKPER_DISABLED) {
				ckper_disabled = true;
				continue;
			}
Yann Gautier's avatar
Yann Gautier committed
1923
			stm32mp1_pkcs_config(pkcs);
1924
1925
1926
1927
1928
1929
1930
1931
1932
		}

		/*
		 * CKPER is source for some peripheral clocks
		 * (FMC-NAND / QPSI-NOR) and switching source is allowed
		 * only if previous clock is still ON
		 * => deactivated CKPER only after switching clock
		 */
		if (ckper_disabled) {
Yann Gautier's avatar
Yann Gautier committed
1933
			stm32mp1_pkcs_config(CLK_CKPER_DISABLED);
1934
1935
1936
1937
		}
	}

	/* Switch OFF HSI if not found in device-tree */
Yann Gautier's avatar
Yann Gautier committed
1938
1939
	if (stm32mp1_osc[_HSI] == 0U) {
		stm32mp1_hsi_set(false);
1940
	}
Yann Gautier's avatar
Yann Gautier committed
1941
	stm32mp1_stgen_config();
1942
1943

	/* Software Self-Refresh mode (SSR) during DDR initilialization */
Yann Gautier's avatar
Yann Gautier committed
1944
	mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR,
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
			   RCC_DDRITFCR_DDRCKMOD_MASK,
			   RCC_DDRITFCR_DDRCKMOD_SSR <<
			   RCC_DDRITFCR_DDRCKMOD_SHIFT);

	return 0;
}

static void stm32mp1_osc_clk_init(const char *name,
				  enum stm32mp_osc_id index)
{
	uint32_t frequency;

Yann Gautier's avatar
Yann Gautier committed
1957
1958
	if (fdt_osc_read_freq(name, &frequency) == 0) {
		stm32mp1_osc[index] = frequency;
1959
1960
1961
1962
1963
1964
1965
1966
	}
}

static void stm32mp1_osc_init(void)
{
	enum stm32mp_osc_id i;

	for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) {
Yann Gautier's avatar
Yann Gautier committed
1967
		stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i);
1968
1969
1970
	}
}

1971
1972
1973
1974
1975
1976
1977
static void sync_earlyboot_clocks_state(void)
{
	if (!stm32mp_is_single_core()) {
		stm32mp1_clk_enable_secure(RTCAPB);
	}
}

1978
1979
1980
1981
int stm32mp1_clk_probe(void)
{
	stm32mp1_osc_init();

1982
1983
	sync_earlyboot_clocks_state();

1984
1985
	return 0;
}