tsp.ld.S 4.56 KB
Newer Older
1
/*
Masahiro Yamada's avatar
Masahiro Yamada committed
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <lib/xlat_tables/xlat_tables_defs.h>
8
#include <platform_def.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
13
ENTRY(tsp_entrypoint)

14
15

MEMORY {
16
    RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE
17
18
19
20
21
22
}


SECTIONS
{
    . = BL32_BASE;
23
    ASSERT(. == ALIGN(PAGE_SIZE),
24
25
           "BL32_BASE address is not aligned on a page boundary.")

26
27
28
29
30
31
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *tsp_entrypoint.o(.text*)
        *(.text*)
        *(.vectors)
32
        . = ALIGN(PAGE_SIZE);
33
34
35
36
37
38
        __TEXT_END__ = .;
    } >RAM

    .rodata . : {
        __RODATA_START__ = .;
        *(.rodata*)
Masahiro Yamada's avatar
Masahiro Yamada committed
39
40
41
42
43
44
45
46
47
48
49

        /*
         * Keep the .got section in the RO section as it is patched
         * prior to enabling the MMU and having the .got in RO is better for
         * security. GOT is a table of addresses so ensure 8-byte alignment.
         */
        . = ALIGN(8);
        __GOT_START__ = .;
        *(.got)
        __GOT_END__ = .;

50
        . = ALIGN(PAGE_SIZE);
51
52
53
        __RODATA_END__ = .;
    } >RAM
#else
54
55
    ro . : {
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
56
57
        *tsp_entrypoint.o(.text*)
        *(.text*)
58
        *(.rodata*)
Masahiro Yamada's avatar
Masahiro Yamada committed
59
60
61
62
63
64
65
66
67
68
69

        /*
         * Keep the .got section in the RO section as it is patched
         * prior to enabling the MMU and having the .got in RO is better for
         * security. GOT is a table of addresses so ensure 8-byte alignment.
         */
        . = ALIGN(8);
        __GOT_START__ = .;
        *(.got)
        __GOT_END__ = .;

70
        *(.vectors)
Masahiro Yamada's avatar
Masahiro Yamada committed
71

72
73
74
75
76
77
        __RO_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked as
         * read-only, executable.  No RW data from the next section must
         * creep in.  Ensure the rest of the current memory page is unused.
         */
78
        . = ALIGN(PAGE_SIZE);
79
80
        __RO_END__ = .;
    } >RAM
81
#endif
82

83
84
85
86
87
88
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

89
90
    .data . : {
        __DATA_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
91
        *(.data*)
92
93
94
        __DATA_END__ = .;
    } >RAM

Masahiro Yamada's avatar
Masahiro Yamada committed
95
96
97
98
99
100
101
102
103
104
105
    /*
     * .rela.dyn needs to come after .data for the read-elf utility to parse
     * this section correctly. Ensure 8-byte alignment so that the fields of
     * RELA data structure are aligned.
     */
    . = ALIGN(8);
    __RELA_START__ = .;
    .rela.dyn . : {
    } >RAM
    __RELA_END__ = .;

106
107
#ifdef TSP_PROGBITS_LIMIT
    ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.")
108
109
#endif

110
111
112
113
114
115
116
117
    stacks (NOLOAD) : {
        __STACKS_START__ = .;
        *(tzfw_normal_stacks)
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
118
119
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
120
121
122
     */
    .bss : ALIGN(16) {
        __BSS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
123
        *(SORT_BY_ALIGNMENT(.bss*))
124
125
126
127
128
129
130
        *(COMMON)
        __BSS_END__ = .;
    } >RAM

    /*
     * The xlat_table section is for full, aligned page tables (4K).
     * Removing them from .bss avoids forcing 4K alignment on
131
132
     * the .bss section. The tables are initialized to zero by the translation
     * tables library.
133
134
135
136
137
     */
    xlat_table (NOLOAD) : {
        *(xlat_table)
    } >RAM

138
#if USE_COHERENT_MEM
139
140
141
142
143
144
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
145
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
146
147
148
149
150
151
152
153
        __COHERENT_RAM_START__ = .;
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
154
        . = ALIGN(PAGE_SIZE);
155
156
        __COHERENT_RAM_END__ = .;
    } >RAM
157
#endif
158

159
160
161
162
163
    /*
     * Define a linker symbol to mark the end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
164
    __BL32_END__ = .;
165

Masahiro Yamada's avatar
Masahiro Yamada committed
166
167
168
169
    /DISCARD/ : {
        *(.dynsym .dynstr .hash .gnu.hash)
    }

170
    __BSS_SIZE__ = SIZEOF(.bss);
171
#if USE_COHERENT_MEM
172
173
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
174
#endif
175

176
    ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.")
177
}