platform_def.h 2.49 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
10
11
 */

#ifndef __PLATFORM_DEF_H__
#define __PLATFORM_DEF_H__

#include <arch.h>
#include <common_def.h>
12
#include <tegra_def.h>
13
14
15
16
17
18

/*******************************************************************************
 * Generic platform constants
 ******************************************************************************/

/* Size of cacheable stacks */
19
#ifdef IMAGE_BL31
20
21
22
23
24
#define PLATFORM_STACK_SIZE 0x400
#endif

#define TEGRA_PRIMARY_CPU		0x0

25
#define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
26
27
#define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * \
					 PLATFORM_MAX_CPUS_PER_CLUSTER)
28
#define PLAT_NUM_PWR_DOMAINS		(PLATFORM_CORE_COUNT + \
29
					 PLATFORM_CLUSTER_COUNT + 1)
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46

/*******************************************************************************
 * Platform console related constants
 ******************************************************************************/
#define TEGRA_CONSOLE_BAUDRATE		115200
#define TEGRA_BOOT_UART_CLK_IN_HZ	408000000

/*******************************************************************************
 * Platform memory map related constants
 ******************************************************************************/
/* Size of trusted dram */
#define TZDRAM_SIZE			0x00400000
#define TZDRAM_END			(TZDRAM_BASE + TZDRAM_SIZE)

/*******************************************************************************
 * BL31 specific defines.
 ******************************************************************************/
47
#define BL31_SIZE			0x40000
48
#define BL31_BASE			TZDRAM_BASE
Varun Wadekar's avatar
Varun Wadekar committed
49
50
51
#define BL31_LIMIT			(TZDRAM_BASE + BL31_SIZE - 1)
#define BL32_BASE			(TZDRAM_BASE + BL31_SIZE)
#define BL32_LIMIT			TZDRAM_END
52
53
54
55

/*******************************************************************************
 * Platform specific page table and MMU setup constants
 ******************************************************************************/
56
57
#define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 35)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 35)
58
59
60
61
62
63
64
65
66
67

/*******************************************************************************
 * Some data must be aligned on the biggest cache line size in the platform.
 * This is known only to the platform as it might have a combination of
 * integrated and external caches.
 ******************************************************************************/
#define CACHE_WRITEBACK_SHIFT		6
#define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)

#endif /* __PLATFORM_DEF_H__ */