tegra_pm.c 10.1 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
/*
 * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch_helpers.h>
#include <assert.h>
#include <bl_common.h>
#include <context.h>
#include <context_mgmt.h>
#include <debug.h>
#include <memctrl.h>
#include <mmio.h>
#include <platform.h>
#include <platform_def.h>
#include <pmc.h>
#include <psci.h>
#include <tegra_def.h>
#include <tegra_private.h>

extern uint64_t tegra_bl31_phys_base;
47
extern uint64_t tegra_sec_entry_point;
48
49
50
51
52

/*
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 */
53
54
55
56
#pragma weak tegra_soc_pwr_domain_suspend
#pragma weak tegra_soc_pwr_domain_on
#pragma weak tegra_soc_pwr_domain_off
#pragma weak tegra_soc_pwr_domain_on_finish
57
#pragma weak tegra_soc_prepare_system_reset
58

59
int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
60
61
62
63
{
	return PSCI_E_NOT_SUPPORTED;
}

64
int tegra_soc_pwr_domain_on(u_register_t mpidr)
65
66
67
68
{
	return PSCI_E_SUCCESS;
}

69
int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
70
71
72
73
{
	return PSCI_E_SUCCESS;
}

74
int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
75
76
77
78
{
	return PSCI_E_SUCCESS;
}

79
80
81
82
83
int tegra_soc_prepare_system_reset(void)
{
	return PSCI_E_SUCCESS;
}

84
/*******************************************************************************
85
86
87
88
89
90
 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call to get the `power_state` parameter. This allows the platform to encode
 * the appropriate State-ID field within the `power_state` parameter which can
 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
******************************************************************************/
void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
91
{
92
93
94
	/* lower affinities use PLAT_MAX_OFF_STATE */
	for (int i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
95

96
97
	/* max affinity uses system suspend state id */
	req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PSTATE_ID_SOC_POWERDN;
98
99
100
101
102
}

/*******************************************************************************
 * Handler called when an affinity instance is about to enter standby.
 ******************************************************************************/
103
void tegra_cpu_standby(plat_local_state_t cpu_state)
104
105
106
107
108
109
110
111
112
113
114
115
116
{
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
	wfi();
}

/*******************************************************************************
 * Handler called when an affinity instance is about to be turned on. The
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
117
int tegra_pwr_domain_on(u_register_t mpidr)
118
{
119
	return tegra_soc_pwr_domain_on(mpidr);
120
121
122
}

/*******************************************************************************
123
124
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
125
 ******************************************************************************/
126
void tegra_pwr_domain_off(const psci_power_state_t *target_state)
127
{
128
	tegra_soc_pwr_domain_off(target_state);
129
130
131
}

/*******************************************************************************
132
133
 * Handler called when called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
134
 ******************************************************************************/
135
void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
136
{
137
	tegra_soc_pwr_domain_suspend(target_state);
138
139
140
141
142
143

	/* disable GICC */
	tegra_gic_cpuif_deactivate();
}

/*******************************************************************************
144
145
146
 * Handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
147
 ******************************************************************************/
148
void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
149
150
151
152
153
154
155
156
157
158
159
{
	plat_params_from_bl2_t *plat_params;

	/*
	 * Initialize the GIC cpu and distributor interfaces
	 */
	tegra_gic_setup();

	/*
	 * Check if we are exiting from deep sleep.
	 */
160
161
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PSTATE_ID_SOC_POWERDN) {
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183

		/*
		 * Lock scratch registers which hold the CPU vectors.
		 */
		tegra_pmc_lock_cpu_vectors();

		/*
		 * SMMU configuration.
		 */
		tegra_memctrl_setup();

		/*
		 * Security configuration to allow DRAM/device access.
		 */
		plat_params = bl31_get_plat_params();
		tegra_memctrl_tzdram_setup(tegra_bl31_phys_base,
			plat_params->tzdram_size);
	}

	/*
	 * Reset hardware settings.
	 */
184
	tegra_soc_pwr_domain_on_finish(target_state);
185
186
187
}

/*******************************************************************************
188
189
190
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
191
 ******************************************************************************/
192
void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
193
{
194
	tegra_pwr_domain_on_finish(target_state);
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
}

/*******************************************************************************
 * Handler called when the system wants to be powered off
 ******************************************************************************/
__dead2 void tegra_system_off(void)
{
	ERROR("Tegra System Off: operation not handled.\n");
	panic();
}

/*******************************************************************************
 * Handler called when the system wants to be restarted.
 ******************************************************************************/
__dead2 void tegra_system_reset(void)
{
211
212
213
	/* per-SoC system reset handler */
	tegra_soc_prepare_system_reset();

214
215
216
217
218
219
	/*
	 * Program the PMC in order to restart the system.
	 */
	tegra_pmc_system_reset();
}

220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
/*******************************************************************************
 * Handler called to check the validity of the power state parameter.
 ******************************************************************************/
int32_t tegra_validate_power_state(unsigned int power_state,
				   psci_power_state_t *req_state)
{
	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);

	assert(req_state);

	if (pwr_lvl > PLAT_MAX_PWR_LVL)
		return PSCI_E_INVALID_PARAMS;

	return tegra_soc_validate_power_state(power_state, req_state);
}

/*******************************************************************************
 * Platform handler called to check the validity of the non secure entrypoint.
 ******************************************************************************/
int tegra_validate_ns_entrypoint(uintptr_t entrypoint)
{
	/*
	 * Check if the non secure entrypoint lies within the non
	 * secure DRAM.
	 */
	if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END))
		return PSCI_E_SUCCESS;

	return PSCI_E_INVALID_ADDRESS;
}

251
252
253
/*******************************************************************************
 * Export the platform handlers to enable psci to invoke them
 ******************************************************************************/
254
255
256
257
258
259
260
261
262
263
264
265
static const plat_psci_ops_t tegra_plat_psci_ops = {
	.cpu_standby			= tegra_cpu_standby,
	.pwr_domain_on			= tegra_pwr_domain_on,
	.pwr_domain_off			= tegra_pwr_domain_off,
	.pwr_domain_suspend		= tegra_pwr_domain_suspend,
	.pwr_domain_on_finish		= tegra_pwr_domain_on_finish,
	.pwr_domain_suspend_finish	= tegra_pwr_domain_suspend_finish,
	.system_off			= tegra_system_off,
	.system_reset			= tegra_system_reset,
	.validate_power_state		= tegra_validate_power_state,
	.validate_ns_entrypoint		= tegra_validate_ns_entrypoint,
	.get_sys_suspend_power_state	= tegra_get_sys_suspend_power_state,
266
267
268
};

/*******************************************************************************
269
 * Export the platform specific power ops and initialize Power Controller
270
 ******************************************************************************/
271
272
int plat_setup_psci_ops(uintptr_t sec_entrypoint,
			const plat_psci_ops_t **psci_ops)
273
{
274
275
276
277
278
279
280
281
282
	psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };

	/*
	 * Flush entrypoint variable to PoC since it will be
	 * accessed after a reset with the caches turned off.
	 */
	tegra_sec_entry_point = sec_entrypoint;
	flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));

283
284
285
	/*
	 * Reset hardware settings.
	 */
286
	tegra_soc_pwr_domain_on_finish(&target_state);
287
288

	/*
289
	 * Initialize PSCI ops struct
290
	 */
291
	*psci_ops = &tegra_plat_psci_ops;
292
293
294

	return 0;
}