psci_off.c 5.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch.h>
#include <arch_helpers.h>
#include <assert.h>
#include <debug.h>
#include <string.h>
#include "psci_private.h"

38
/******************************************************************************
39
 * Top level handler which is called when a cpu wants to power itself down.
40
41
42
43
44
45
46
47
48
49
 * It's assumed that along with turning the cpu power domain off, power
 * domains at higher levels will be turned off as far as possible. It finds
 * the highest level where a domain has to be powered off by traversing the
 * node information and then performs generic, architectural, platform setup
 * and state management required to turn OFF that power domain and domains
 * below it. e.g. For a cpu that's to be powered OFF, it could mean programming
 * the power controller whereas for a cluster that's to be powered off, it will
 * call the platform specific code which will disable coherency at the
 * interconnect level if the cpu is the last in the cluster and also the
 * program the power controller.
50
 ******************************************************************************/
51
int psci_do_cpu_off(int end_pwrlvl)
52
53
{
	int rc;
54
55
	mpidr_pwr_map_nodes_t mpidr_nodes;
	unsigned int max_phys_off_pwrlvl;
56
57
58
59
60

	/*
	 * This function must only be called on platforms where the
	 * CPU_OFF platform hooks have been implemented.
	 */
61
	assert(psci_plat_pm_ops->pwr_domain_off);
62
63
64

	/*
	 * Collect the pointers to the nodes in the topology tree for
65
66
	 * each power domain instance in the mpidr. If this function does
	 * not return successfully then either the mpidr or the power
67
68
69
	 * levels are incorrect. Either way, this an internal TF error
	 * therefore assert.
	 */
70
	rc = psci_get_pwr_map_nodes(read_mpidr_el1() & MPIDR_AFFINITY_MASK,
71
				    MPIDR_AFFLVL0,
72
				    end_pwrlvl,
73
74
75
76
				    mpidr_nodes);
	assert(rc == PSCI_E_SUCCESS);

	/*
77
	 * This function acquires the lock corresponding to each power
78
79
80
	 * level so that by the time all locks are taken, the system topology
	 * is snapshot and state management can be done safely.
	 */
81
82
	psci_acquire_pwr_domain_locks(MPIDR_AFFLVL0,
				  end_pwrlvl,
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
				  mpidr_nodes);


	/*
	 * Call the cpu off handler registered by the Secure Payload Dispatcher
	 * to let it do any bookkeeping. Assume that the SPD always reports an
	 * E_DENIED error if SP refuse to power down
	 */
	if (psci_spd_pm && psci_spd_pm->svc_off) {
		rc = psci_spd_pm->svc_off(0);
		if (rc)
			goto exit;
	}

	/*
98
99
	 * This function updates the state of each power domain instance
	 * corresponding to the mpidr in the range of power levels
100
101
	 * specified.
	 */
102
103
	psci_do_state_coordination(MPIDR_AFFLVL0,
				  end_pwrlvl,
104
105
106
				  mpidr_nodes,
				  PSCI_STATE_OFF);

107
108
	max_phys_off_pwrlvl = psci_find_max_phys_off_pwrlvl(MPIDR_AFFLVL0,
							   end_pwrlvl,
109
							   mpidr_nodes);
110
	assert(max_phys_off_pwrlvl != PSCI_INVALID_DATA);
111

112
113
114
115
	/*
	 * Arch. management. Perform the necessary steps to flush all
	 * cpu caches.
	 */
116
	psci_do_pwrdown_cache_maintenance(max_phys_off_pwrlvl);
117
118

	/*
119
120
	 * Plat. management: Perform platform specific actions to turn this
	 * cpu off e.g. exit cpu coherency, program the power controller etc.
121
	 */
122
	psci_plat_pm_ops->pwr_domain_off(max_phys_off_pwrlvl);
123
124
125

exit:
	/*
126
	 * Release the locks corresponding to each power level in the
127
128
	 * reverse order to which they were acquired.
	 */
129
130
	psci_release_pwr_domain_locks(MPIDR_AFFLVL0,
				  end_pwrlvl,
131
132
133
134
135
136
137
138
139
140
141
142
				  mpidr_nodes);

	/*
	 * Check if all actions needed to safely power down this cpu have
	 * successfully completed. Enter a wfi loop which will allow the
	 * power controller to physically power down this cpu.
	 */
	if (rc == PSCI_E_SUCCESS)
		psci_power_down_wfi();

	return rc;
}