runtime_exceptions.S 11.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <arch.h>
8
#include <asm_macros.S>
9
#include <context.h>
dp-arm's avatar
dp-arm committed
10
#include <cpu_data.h>
11
#include <interrupt_mgmt.h>
12
#include <platform_def.h>
13
#include <runtime_svc.h>
14
15
16

	.globl	runtime_exceptions

17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
	.globl	sync_exception_sp_el0
	.globl	irq_sp_el0
	.globl	fiq_sp_el0
	.globl	serror_sp_el0

	.globl	sync_exception_sp_elx
	.globl	irq_sp_elx
	.globl	fiq_sp_elx
	.globl	serror_sp_elx

	.globl	sync_exception_aarch64
	.globl	irq_aarch64
	.globl	fiq_aarch64
	.globl	serror_aarch64

	.globl	sync_exception_aarch32
	.globl	irq_aarch32
	.globl	fiq_aarch32
	.globl	serror_aarch32

37
38
39
40
	/* ---------------------------------------------------------------------
	 * This macro handles Synchronous exceptions.
	 * Only SMC exceptions are supported.
	 * ---------------------------------------------------------------------
41
42
	 */
	.macro	handle_sync_exception
43
44
45
	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

46
	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
dp-arm's avatar
dp-arm committed
47
48
49

#if ENABLE_RUNTIME_INSTRUMENTATION
	/*
50
51
52
	 * Read the timestamp value and store it in per-cpu data. The value
	 * will be extracted from per-cpu data by the C level SMC handler and
	 * saved to the PMF timestamp region.
dp-arm's avatar
dp-arm committed
53
54
55
56
57
58
59
60
	 */
	mrs	x30, cntpct_el0
	str	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
	mrs	x29, tpidr_el3
	str	x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
	ldr	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
#endif

61
62
63
	mrs	x30, esr_el3
	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH

64
	/* Handle SMC exceptions separately from other synchronous exceptions */
65
66
67
68
69
70
	cmp	x30, #EC_AARCH32_SMC
	b.eq	smc_handler32

	cmp	x30, #EC_AARCH64_SMC
	b.eq	smc_handler64

71
	/* Other kinds of synchronous exceptions are not handled */
72
73
	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
	b	report_unhandled_exception
74
75
76
	.endm


77
78
79
80
	/* ---------------------------------------------------------------------
	 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
	 * interrupts.
	 * ---------------------------------------------------------------------
81
82
	 */
	.macro	handle_interrupt_exception label
83
84
85
	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

86
87
88
	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
	bl	save_gp_registers

89
	/* Save the EL3 system registers needed to return from this exception */
90
91
92
93
	mrs	x0, spsr_el3
	mrs	x1, elr_el3
	stp	x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]

94
95
96
97
98
99
100
	/* Switch to the runtime stack i.e. SP_EL0 */
	ldr	x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
	mov	x20, sp
	msr	spsel, #0
	mov	sp, x2

	/*
101
102
103
	 * Find out whether this is a valid interrupt type.
	 * If the interrupt controller reports a spurious interrupt then return
	 * to where we came from.
104
	 */
105
	bl	plat_ic_get_pending_interrupt_type
106
107
108
109
	cmp	x0, #INTR_TYPE_INVAL
	b.eq	interrupt_exit_\label

	/*
110
111
	 * Get the registered handler for this interrupt type.
	 * A NULL return value could be 'cause of the following conditions:
112
	 *
113
114
	 * a. An interrupt of a type was routed correctly but a handler for its
	 *    type was not registered.
115
	 *
116
117
	 * b. An interrupt of a type was not routed correctly so a handler for
	 *    its type was not registered.
118
	 *
119
120
121
122
123
	 * c. An interrupt of a type was routed correctly to EL3, but was
	 *    deasserted before its pending state could be read. Another
	 *    interrupt of a different type pended at the same time and its
	 *    type was reported as pending instead. However, a handler for this
	 *    type was not registered.
124
	 *
125
126
127
128
	 * a. and b. can only happen due to a programming error. The
	 * occurrence of c. could be beyond the control of Trusted Firmware.
	 * It makes sense to return from this exception instead of reporting an
	 * error.
129
130
	 */
	bl	get_interrupt_type_handler
131
	cbz	x0, interrupt_exit_\label
132
133
134
135
136
137
138
139
140
141
142
	mov	x21, x0

	mov	x0, #INTR_ID_UNAVAILABLE

	/* Set the current security state in the 'flags' parameter */
	mrs	x2, scr_el3
	ubfx	x1, x2, #0, #1

	/* Restore the reference to the 'handle' i.e. SP_EL3 */
	mov	x2, x20

143
	/* x3 will point to a cookie (not used now) */
144
145
	mov	x3, xzr

146
147
148
149
150
151
152
153
154
155
	/* Call the interrupt type handler */
	blr	x21

interrupt_exit_\label:
	/* Return from exception, possibly in a different security state */
	b	el3_exit

	.endm


156
157
158
159
160
161
162
163
	.macro save_x4_to_x29_sp_el0
	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
164
165
166
167
168
169
170
171
172
173
	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
	mrs	x18, sp_el0
	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
	.endm

174
175
176

vector_base runtime_exceptions

177
178
179
	/* ---------------------------------------------------------------------
	 * Current EL with SP_EL0 : 0x0 - 0x200
	 * ---------------------------------------------------------------------
180
	 */
181
vector_entry sync_exception_sp_el0
182
	/* We don't expect any synchronous exceptions from EL3 */
183
	b	report_unhandled_exception
184
	check_vector_size sync_exception_sp_el0
185

186
vector_entry irq_sp_el0
187
188
189
190
	/*
	 * EL3 code is non-reentrant. Any asynchronous exception is a serious
	 * error. Loop infinitely.
	 */
191
	b	report_unhandled_interrupt
192
	check_vector_size irq_sp_el0
193

194
195

vector_entry fiq_sp_el0
196
	b	report_unhandled_interrupt
197
	check_vector_size fiq_sp_el0
198

199
200

vector_entry serror_sp_el0
201
	b	report_unhandled_exception
202
	check_vector_size serror_sp_el0
203

204
205
206
	/* ---------------------------------------------------------------------
	 * Current EL with SP_ELx: 0x200 - 0x400
	 * ---------------------------------------------------------------------
207
	 */
208
vector_entry sync_exception_sp_elx
209
210
211
212
213
	/*
	 * This exception will trigger if anything went wrong during a previous
	 * exception entry or exit or while handling an earlier unexpected
	 * synchronous exception. There is a high probability that SP_EL3 is
	 * corrupted.
214
	 */
215
	b	report_unhandled_exception
216
	check_vector_size sync_exception_sp_elx
217

218
vector_entry irq_sp_elx
219
	b	report_unhandled_interrupt
220
221
	check_vector_size irq_sp_elx

222
vector_entry fiq_sp_elx
223
	b	report_unhandled_interrupt
224
225
	check_vector_size fiq_sp_elx

226
vector_entry serror_sp_elx
227
	b	report_unhandled_exception
228
	check_vector_size serror_sp_elx
229

230
	/* ---------------------------------------------------------------------
231
	 * Lower EL using AArch64 : 0x400 - 0x600
232
	 * ---------------------------------------------------------------------
233
	 */
234
vector_entry sync_exception_aarch64
235
236
237
238
239
	/*
	 * This exception vector will be the entry point for SMCs and traps
	 * that are unhandled at lower ELs most commonly. SP_EL3 should point
	 * to a valid cpu context where the general purpose and system register
	 * state can be saved.
240
241
	 */
	handle_sync_exception
242
	check_vector_size sync_exception_aarch64
243

244
vector_entry irq_aarch64
245
	handle_interrupt_exception irq_aarch64
246
	check_vector_size irq_aarch64
247

248
vector_entry fiq_aarch64
249
	handle_interrupt_exception fiq_aarch64
250
	check_vector_size fiq_aarch64
251

252
vector_entry serror_aarch64
253
254
255
256
	/*
	 * SError exceptions from lower ELs are not currently supported.
	 * Report their occurrence.
	 */
257
	b	report_unhandled_exception
258
	check_vector_size serror_aarch64
259

260
	/* ---------------------------------------------------------------------
261
	 * Lower EL using AArch32 : 0x600 - 0x800
262
	 * ---------------------------------------------------------------------
263
	 */
264
vector_entry sync_exception_aarch32
265
266
267
268
269
	/*
	 * This exception vector will be the entry point for SMCs and traps
	 * that are unhandled at lower ELs most commonly. SP_EL3 should point
	 * to a valid cpu context where the general purpose and system register
	 * state can be saved.
270
271
	 */
	handle_sync_exception
272
	check_vector_size sync_exception_aarch32
273

274
vector_entry irq_aarch32
275
	handle_interrupt_exception irq_aarch32
276
	check_vector_size irq_aarch32
277

278
vector_entry fiq_aarch32
279
	handle_interrupt_exception fiq_aarch32
280
	check_vector_size fiq_aarch32
281

282
vector_entry serror_aarch32
283
284
285
286
	/*
	 * SError exceptions from lower ELs are not currently supported.
	 * Report their occurrence.
	 */
287
	b	report_unhandled_exception
288
289
	check_vector_size serror_aarch32

290

291
	/* ---------------------------------------------------------------------
292
	 * The following code handles secure monitor calls.
293
294
295
296
297
	 * Depending upon the execution state from where the SMC has been
	 * invoked, it frees some general purpose registers to perform the
	 * remaining tasks. They involve finding the runtime service handler
	 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
	 * before calling the handler.
298
	 *
299
300
	 * Note that x30 has been explicitly saved and can be used here
	 * ---------------------------------------------------------------------
301
	 */
302
func smc_handler
303
304
305
306
307
smc_handler32:
	/* Check whether aarch32 issued an SMC64 */
	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited

smc_handler64:
308
309
310
311
	/*
	 * Populate the parameters for the SMC handler.
	 * We already have x0-x4 in place. x5 will point to a cookie (not used
	 * now). x6 will point to the context structure (SP_EL3) and x7 will
312
	 * contain flags we need to pass to the handler.
313
	 *
314
	 * Save x4-x29 and sp_el0.  Refer to SMCCC v1.1.
315
	 */
316
	save_x4_to_x29_sp_el0
317

318
319
320
321
322
323
324
325
326
327
328
329
330
331
	mov	x5, xzr
	mov	x6, sp

	/* Get the unique owning entity number */
	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH

	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)

	/* Load descriptor index from array of indices */
	adr	x14, rt_svc_descs_indices
	ldrb	w15, [x14, x16]

332
333
334
335
	/*
	 * Restore the saved C runtime stack value which will become the new
	 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
	 * structure prior to the last ERET from EL3.
336
337
338
339
340
341
342
343
344
345
346
347
	 */
	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]

	/*
	 * Any index greater than 127 is invalid. Check bit 7 for
	 * a valid index
	 */
	tbnz	w15, 7, smc_unknown

	/* Switch to SP_EL0 */
	msr	spsel, #0

348
	/*
349
350
351
352
353
354
355
356
	 * Get the descriptor using the index
	 * x11 = (base + off), x15 = index
	 *
	 * handler = (base + off) + (index << log2(size))
	 */
	lsl	w10, w15, #RT_SVC_SIZE_LOG2
	ldr	x15, [x11, w10, uxtw]

357
358
359
360
	/*
	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
	 * switch during SMC handling.
	 * TODO: Revisit if all system registers can be saved later.
361
362
363
364
365
	 */
	mrs	x16, spsr_el3
	mrs	x17, elr_el3
	mrs	x18, scr_el3
	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
366
	str	x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
367
368
369
370
371
372

	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
	bfi	x7, x18, #0, #1

	mov	sp, x12

373
374
375
376
	/*
	 * Call the Secure Monitor Call handler and then drop directly into
	 * el3_exit() which will program any remaining architectural state
	 * prior to issuing the ERET to the desired lower EL.
377
378
379
380
381
382
	 */
#if DEBUG
	cbz	x15, rt_svc_fw_critical_error
#endif
	blr	x15

383
	b	el3_exit
384

385
386
387
388
389
390
smc_unknown:
	/*
	 * Here we restore x4-x18 regardless of where we came from. AArch32
	 * callers will find the registers contents unchanged, but AArch64
	 * callers will find the registers modified (with stale earlier NS
	 * content). Either way, we aren't leaking any secure information
391
	 * through them.
392
	 */
393
394
	mov	w0, #SMC_UNK
	b	restore_gp_registers_callee_eret
395
396

smc_prohibited:
397
	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
398
399
400
401
	mov	w0, #SMC_UNK
	eret

rt_svc_fw_critical_error:
402
403
	/* Switch to SP_ELx */
	msr	spsel, #1
404
	no_ret	report_unhandled_exception
405
endfunc smc_handler