arm_bl1_setup.c 5 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <arch.h>
#include <arm_def.h>
9
#include <arm_xlat_tables.h>
10
#include <assert.h>
Roberto Vargas's avatar
Roberto Vargas committed
11
#include <bl1.h>
12
13
#include <bl_common.h>
#include <plat_arm.h>
Roberto Vargas's avatar
Roberto Vargas committed
14
#include <platform.h>
15
#include <platform_def.h>
16
#include <sp805.h>
17
#include <utils.h>
18
#include "../../../bl1/bl1_private.h"
19
20
21
22
23
24

/* Weak definitions may be overridden in specific ARM standard platform */
#pragma weak bl1_early_platform_setup
#pragma weak bl1_plat_arch_setup
#pragma weak bl1_platform_setup
#pragma weak bl1_plat_sec_mem_layout
25
#pragma weak bl1_plat_prepare_exit
26

27
28
29
30
#define MAP_BL1_TOTAL		MAP_REGION_FLAT(			\
					bl1_tzram_layout.total_base,	\
					bl1_tzram_layout.total_size,	\
					MT_MEMORY | MT_RW | MT_SECURE)
31
32
33
34
35
36
/*
 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
 * otherwise one region is defined containing both
 */
#if SEPARATE_CODE_AND_RODATA
#define MAP_BL1_RO		MAP_REGION_FLAT(			\
37
38
					BL_CODE_BASE,			\
					BL1_CODE_END - BL_CODE_BASE,	\
39
40
					MT_CODE | MT_SECURE),		\
				MAP_REGION_FLAT(			\
41
42
43
44
					BL1_RO_DATA_BASE,		\
					BL1_RO_DATA_END			\
						- BL_RO_DATA_BASE,	\
					MT_RO_DATA | MT_SECURE)
45
46
47
48
49
50
#else
#define MAP_BL1_RO		MAP_REGION_FLAT(			\
					BL_CODE_BASE,			\
					BL1_CODE_END - BL_CODE_BASE,	\
					MT_CODE | MT_SECURE)
#endif
51
52
53
54

/* Data structure which holds the extents of the trusted SRAM for BL1*/
static meminfo_t bl1_tzram_layout;

55
struct meminfo *bl1_plat_sec_mem_layout(void)
56
57
58
59
60
61
62
63
64
65
{
	return &bl1_tzram_layout;
}

/*******************************************************************************
 * BL1 specific platform actions shared between ARM standard platforms.
 ******************************************************************************/
void arm_bl1_early_platform_setup(void)
{

66
67
68
69
70
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Enable watchdog */
	sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
#endif

71
	/* Initialize the console to provide early debug support */
72
	arm_console_boot_init();
73
74
75
76
77

	/* Allow BL1 to see the whole Trusted RAM */
	bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
	bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;

78
#if !LOAD_IMAGE_V2
79
80
81
82
83
84
	/* Calculate how much RAM BL1 is using and how much remains free */
	bl1_tzram_layout.free_base = ARM_BL_RAM_BASE;
	bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE;
	reserve_mem(&bl1_tzram_layout.free_base,
		    &bl1_tzram_layout.free_size,
		    BL1_RAM_BASE,
85
86
		    BL1_RAM_LIMIT - BL1_RAM_BASE);
#endif /* LOAD_IMAGE_V2 */
87
88
89
90
91
92
93
}

void bl1_early_platform_setup(void)
{
	arm_bl1_early_platform_setup();

	/*
94
	 * Initialize Interconnect for this cluster during cold boot.
95
96
	 * No need for locks as no other CPU is active.
	 */
97
	plat_arm_interconnect_init();
98
	/*
99
	 * Enable Interconnect coherency for the primary CPU's cluster.
100
	 */
101
	plat_arm_interconnect_enter_coherency();
102
103
104
105
106
107
108
109
110
111
112
}

/******************************************************************************
 * Perform the very early platform specific architecture setup shared between
 * ARM standard platforms. This only does basic initialization. Later
 * architectural setup (bl1_arch_setup()) does not do anything platform
 * specific.
 *****************************************************************************/
void arm_bl1_plat_arch_setup(void)
{
#if USE_COHERENT_MEM
113
114
	/* ARM platforms dont use coherent memory in BL1 */
	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
115
#endif
116
117
118

	const mmap_region_t bl_regions[] = {
		MAP_BL1_TOTAL,
119
		MAP_BL1_RO,
120
121
122
123
		{0}
	};

	arm_setup_page_tables(bl_regions, plat_arm_get_mmap());
124
125
126
#ifdef AARCH32
	enable_mmu_secure(0);
#else
127
	enable_mmu_el3(0);
128
#endif /* AARCH32 */
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
}

void bl1_plat_arch_setup(void)
{
	arm_bl1_plat_arch_setup();
}

/*
 * Perform the platform specific architecture setup shared between
 * ARM standard platforms.
 */
void arm_bl1_platform_setup(void)
{
	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
144
145
146
#if LOAD_IMAGE_V2
	arm_load_tb_fw_config();
#endif
147
148
149
150
151
152
	/*
	 * Allow access to the System counter timer module and program
	 * counter frequency for non secure images during FWU
	 */
	arm_configure_sys_timer();
	write_cntfrq_el0(plat_get_syscnt_freq2());
153
154
155
156
157
158
159
}

void bl1_platform_setup(void)
{
	arm_bl1_platform_setup();
}

160
161
void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
{
162
163
164
165
166
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Disable watchdog before leaving BL1 */
	sp805_stop(ARM_SP805_TWDG_BASE);
#endif

167
168
169
170
171
172
#ifdef EL3_PAYLOAD_BASE
	/*
	 * Program the EL3 payload's entry point address into the CPUs mailbox
	 * in order to release secondary CPUs from their holding pen and make
	 * them jump there.
	 */
173
	plat_arm_program_trusted_mailbox(ep_info->pc);
174
175
176
177
	dsbsy();
	sev();
#endif
}
178
179
180
181
182
183
184
185
186
187
188
189

/*******************************************************************************
 * The following function checks if Firmware update is needed,
 * by checking if TOC in FIP image is valid or not.
 ******************************************************************************/
unsigned int bl1_plat_get_next_image_id(void)
{
	if (!arm_io_is_toc_valid())
		return NS_BL1U_IMAGE_ID;

	return BL2_IMAGE_ID;
}