plat_psci_handlers.c 6.24 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <assert.h>
8

9
#include <platform_def.h>
10
11
12
13
14
15
16
17
18

#include <arch_helpers.h>
#include <common/debug.h>
#include <drivers/delay_timer.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
#include <plat/common/platform.h>

#include <flowctrl.h>
19
20
21
22
#include <pmc.h>
#include <tegra_def.h>
#include <tegra_private.h>

23
24
25
26
27
28
29
/*
 * Register used to clear CPU reset signals. Each CPU has two reset
 * signals: CPU reset (3:0) and Core reset (19:16).
 */
#define CPU_CMPLX_RESET_CLR		0x454
#define CPU_CORE_RESET_MASK		0x10001

30
31
32
33
34
/* Clock and Reset controller registers for system clock's settings */
#define SCLK_RATE			0x30
#define SCLK_BURST_POLICY		0x28
#define SCLK_BURST_POLICY_DEFAULT	0x10000000

35
36
static int cpu_powergate_mask[PLATFORM_MAX_CPUS_PER_CLUSTER];

37
38
int32_t tegra_soc_validate_power_state(unsigned int power_state,
					psci_power_state_t *req_state)
39
{
40
41
	int state_id = psci_get_pstate_id(power_state);

42
	/* Sanity check the requested state id */
43
	switch (state_id) {
44
	case PSTATE_ID_CORE_POWERDN:
45
46
47
48
49
50
51
		/*
		 * Core powerdown request only for afflvl 0
		 */
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id & 0xff;

		break;

52
53
	case PSTATE_ID_CLUSTER_IDLE:
	case PSTATE_ID_CLUSTER_POWERDN:
54
55
56
57
		/*
		 * Cluster powerdown/idle request only for afflvl 1
		 */
		req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
58
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
59
60
61

		break;

62
	case PSTATE_ID_SOC_POWERDN:
63
64
65
		/*
		 * System powerdown request only for afflvl 2
		 */
66
		for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
67
68
69
70
71
			req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;

		req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] =
			PLAT_SYS_SUSPEND_STATE_ID;

72
73
74
		break;

	default:
75
76
		ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
		return PSCI_E_INVALID_PARAMS;
77
78
79
80
81
	}

	return PSCI_E_SUCCESS;
}

82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
	plat_local_state_t target = *states;
	int cpu = plat_my_core_pos();
	int core_pos = read_mpidr() & MPIDR_CPU_MASK;

	/* get the power state at this level */
	if (lvl == MPIDR_AFFLVL1)
		target = *(states + core_pos);
	if (lvl == MPIDR_AFFLVL2)
		target = *(states + cpu);

	/* Cluster idle/power-down */
	if ((lvl == MPIDR_AFFLVL1) && ((target == PSTATE_ID_CLUSTER_IDLE) ||
	    (target == PSTATE_ID_CLUSTER_POWERDN))) {
		return target;
	}

	/* System Suspend */
	if (((lvl == MPIDR_AFFLVL2) || (lvl == MPIDR_AFFLVL1)) &&
	    (target == PSTATE_ID_SOC_POWERDN))
		return PSTATE_ID_SOC_POWERDN;

	/* default state */
	return PSCI_LOCAL_STATE_RUN;
}

115
int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
116
{
117
118
119
120
121
122
	u_register_t mpidr = read_mpidr();
	const plat_local_state_t *pwr_domain_state =
		target_state->pwr_domain_state;
	unsigned int stateid_afflvl2 = pwr_domain_state[MPIDR_AFFLVL2];
	unsigned int stateid_afflvl1 = pwr_domain_state[MPIDR_AFFLVL1];
	unsigned int stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0];
123

124
	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
125

126
127
128
129
		assert((stateid_afflvl0 == PLAT_MAX_OFF_STATE) ||
		       (stateid_afflvl0 == PSTATE_ID_SOC_POWERDN));
		assert((stateid_afflvl1 == PLAT_MAX_OFF_STATE) ||
		       (stateid_afflvl1 == PSTATE_ID_SOC_POWERDN));
130

131
132
		/* suspend the entire soc */
		tegra_fc_soc_powerdn(mpidr);
133

134
	} else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_IDLE) {
135

136
		assert(stateid_afflvl0 == PSTATE_ID_CLUSTER_IDLE);
137

138
139
		/* Prepare for cluster idle */
		tegra_fc_cluster_idle(mpidr);
140

141
	} else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_POWERDN) {
142

143
		assert(stateid_afflvl0 == PSTATE_ID_CLUSTER_POWERDN);
144
145
146
147
148
149
150
151
152
153
154
155

		/* Prepare for cluster powerdn */
		tegra_fc_cluster_powerdn(mpidr);

	} else if (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN) {

		/* Prepare for cpu powerdn */
		tegra_fc_cpu_powerdn(mpidr);

	} else {
		ERROR("%s: Unknown state id\n", __func__);
		return PSCI_E_NOT_SUPPORTED;
156
157
	}

158
	return PSCI_E_SUCCESS;
159
160
}

161
int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
162
{
163
164
	uint32_t val;

165
166
167
	/*
	 * Check if we are exiting from SOC_POWERDN.
	 */
168
169
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PLAT_SYS_SUSPEND_STATE_ID) {
170

171
172
173
174
175
		/*
		 * Lock scratch registers which hold the CPU vectors
		 */
		tegra_pmc_lock_cpu_vectors();

176
177
178
179
180
181
182
183
184
		/*
		 * Enable WRAP to INCR burst type conversions for
		 * incoming requests on the AXI slave ports.
		 */
		val = mmio_read_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG);
		val &= ~ENABLE_UNSUP_TX_ERRORS;
		val |= ENABLE_WRAP_TO_INCR_BURSTS;
		mmio_write_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG, val);

185
186
187
188
189
190
191
192
193
194
195
196
		/*
		 * Restore Boot and Power Management Processor (BPMP) reset
		 * address and reset it.
		 */
		tegra_fc_reset_bpmp();
	}

	/*
	 * T210 has a dedicated ARMv7 boot and power mgmt processor, BPMP. It's
	 * used for power management and boot purposes. Inform the BPMP that
	 * we have completed the cluster power up.
	 */
197
	tegra_fc_lock_active_cluster();
198
199
200
201

	return PSCI_E_SUCCESS;
}

202
int tegra_soc_pwr_domain_on(u_register_t mpidr)
203
204
{
	int cpu = mpidr & MPIDR_CPU_MASK;
205
206
207
208
	uint32_t mask = CPU_CORE_RESET_MASK << cpu;

	/* Deassert CPU reset signals */
	mmio_write_32(TEGRA_CAR_RESET_BASE + CPU_CMPLX_RESET_CLR, mask);
209
210
211
212
213
214
215
216
217
218
219
220

	/* Turn on CPU using flow controller or PMC */
	if (cpu_powergate_mask[cpu] == 0) {
		tegra_pmc_cpu_on(cpu);
		cpu_powergate_mask[cpu] = 1;
	} else {
		tegra_fc_cpu_on(cpu);
	}

	return PSCI_E_SUCCESS;
}

221
int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
222
{
223
	tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK);
224
225
	return PSCI_E_SUCCESS;
}
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241

int tegra_soc_prepare_system_reset(void)
{
	/*
	 * Set System Clock (SCLK) to POR default so that the clock source
	 * for the PMC APB clock would not be changed due to system reset.
	 */
	mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_BURST_POLICY,
		       SCLK_BURST_POLICY_DEFAULT);
	mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_RATE, 0);

	/* Wait 1 ms to make sure clock source/device logic is stabilized. */
	mdelay(1);

	return PSCI_E_SUCCESS;
}