tegra_def.h 5.16 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4
 *
dp-arm's avatar
dp-arm committed
5
 * SPDX-License-Identifier: BSD-3-Clause
6
7
 */

8
9
#ifndef TEGRA_DEF_H
#define TEGRA_DEF_H
10

11
#include <lib/utils_def.h>
12

13
14
15
16
/*******************************************************************************
 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call as the `state-id` field in the 'power state' parameter.
 ******************************************************************************/
17
#define PSTATE_ID_SOC_POWERDN	U(0xD)
18

19
20
21
22
23
24
/*******************************************************************************
 * Platform power states (used by PSCI framework)
 *
 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
 ******************************************************************************/
25
26
#define PLAT_MAX_RET_STATE		U(1)
#define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
27

28
29
30
31
32
33
/*******************************************************************************
 * Chip specific page table and MMU setup constants
 ******************************************************************************/
#define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 35)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 35)

34
35
36
/*******************************************************************************
 * GIC memory map
 ******************************************************************************/
37
38
#define TEGRA_GICD_BASE			U(0x50041000)
#define TEGRA_GICC_BASE			U(0x50042000)
39
40
41
42

/*******************************************************************************
 * Tegra micro-seconds timer constants
 ******************************************************************************/
43
44
#define TEGRA_TMRUS_BASE		U(0x60005010)
#define TEGRA_TMRUS_SIZE		U(0x1000)
45
46
47
48

/*******************************************************************************
 * Tegra Clock and Reset Controller constants
 ******************************************************************************/
49
#define TEGRA_CAR_RESET_BASE		U(0x60006000)
50
#define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
51
#define TEGRA_GPU_RESET_GPU_SET_OFFSET	U(0x290)
52
#define  GPU_RESET_BIT			(U(1) << 24)
53
#define  GPU_SET_BIT			(U(1) << 24)
54
55
56
57

/*******************************************************************************
 * Tegra Flow Controller constants
 ******************************************************************************/
58
#define TEGRA_FLOWCTRL_BASE		U(0x60007000)
59
60
61
62

/*******************************************************************************
 * Tegra Secure Boot Controller constants
 ******************************************************************************/
63
#define TEGRA_SB_BASE			U(0x6000C200)
64
65
66
67

/*******************************************************************************
 * Tegra Exception Vectors constants
 ******************************************************************************/
68
#define TEGRA_EVP_BASE			U(0x6000F000)
69

70
71
72
/*******************************************************************************
 * Tegra Miscellaneous register constants
 ******************************************************************************/
73
74
#define TEGRA_MISC_BASE			U(0x70000000)
#define  HARDWARE_REVISION_OFFSET	U(0x804)
75

76
77
78
/*******************************************************************************
 * Tegra UART controller base addresses
 ******************************************************************************/
79
80
81
82
83
#define TEGRA_UARTA_BASE		U(0x70006000)
#define TEGRA_UARTB_BASE		U(0x70006040)
#define TEGRA_UARTC_BASE		U(0x70006200)
#define TEGRA_UARTD_BASE		U(0x70006300)
#define TEGRA_UARTE_BASE		U(0x70006400)
84

85
86
87
/*******************************************************************************
 * Tegra Power Mgmt Controller constants
 ******************************************************************************/
88
#define TEGRA_PMC_BASE			U(0x7000E400)
89
90
91
92

/*******************************************************************************
 * Tegra Memory Controller constants
 ******************************************************************************/
93
#define TEGRA_MC_BASE			U(0x70019000)
94

95
96
97
/* Memory Controller Interrupt Status */
#define MC_INTSTATUS			0x00U

98
/* TZDRAM carveout configuration registers */
99
100
101
#define MC_SECURITY_CFG0_0		U(0x70)
#define MC_SECURITY_CFG1_0		U(0x74)
#define MC_SECURITY_CFG3_0		U(0x9BC)
102
103

/* Video Memory carveout configuration registers */
104
105
106
#define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
#define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
#define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
107
108
#define MC_VIDEO_PROTECT_REG_CTRL	U(0x650)
#define MC_VIDEO_PROTECT_WRITE_ACCESS_ENABLED	U(3)
109

110
111
112
/*******************************************************************************
 * Tegra TZRAM constants
 ******************************************************************************/
113
114
#define TEGRA_TZRAM_BASE		U(0x7C010000)
#define TEGRA_TZRAM_SIZE		U(0x10000)
115

116
117
118
119
120
121
/*******************************************************************************
 * Tegra DRAM memory base address
 ******************************************************************************/
#define TEGRA_DRAM_BASE			ULL(0x80000000)
#define TEGRA_DRAM_END			ULL(0x27FFFFFFF)

122
#endif /* TEGRA_DEF_H */