tegra_def.h 4.42 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#ifndef TEGRA_DEF_H
#define TEGRA_DEF_H
9

10
#include <lib/utils_def.h>
11

12
13
14
15
/*******************************************************************************
 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call as the `state-id` field in the 'power state' parameter.
 ******************************************************************************/
16
#define PSTATE_ID_SOC_POWERDN	U(0xD)
17

18
19
20
21
22
23
/*******************************************************************************
 * Platform power states (used by PSCI framework)
 *
 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
 ******************************************************************************/
24
25
#define PLAT_MAX_RET_STATE		U(1)
#define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
26

27
28
29
/*******************************************************************************
 * GIC memory map
 ******************************************************************************/
30
31
#define TEGRA_GICD_BASE			U(0x50041000)
#define TEGRA_GICC_BASE			U(0x50042000)
32
33
34
35

/*******************************************************************************
 * Tegra micro-seconds timer constants
 ******************************************************************************/
36
37
#define TEGRA_TMRUS_BASE		U(0x60005010)
#define TEGRA_TMRUS_SIZE		U(0x1000)
38
39
40
41

/*******************************************************************************
 * Tegra Clock and Reset Controller constants
 ******************************************************************************/
42
#define TEGRA_CAR_RESET_BASE		U(0x60006000)
43
#define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
44
#define TEGRA_GPU_RESET_GPU_SET_OFFSET	U(0x290)
45
#define  GPU_RESET_BIT			(U(1) << 24)
46
#define  GPU_SET_BIT			(U(1) << 24)
47
48
49
50

/*******************************************************************************
 * Tegra Flow Controller constants
 ******************************************************************************/
51
#define TEGRA_FLOWCTRL_BASE		U(0x60007000)
52
53
54
55

/*******************************************************************************
 * Tegra Secure Boot Controller constants
 ******************************************************************************/
56
#define TEGRA_SB_BASE			U(0x6000C200)
57
58
59
60

/*******************************************************************************
 * Tegra Exception Vectors constants
 ******************************************************************************/
61
#define TEGRA_EVP_BASE			U(0x6000F000)
62

63
64
65
/*******************************************************************************
 * Tegra Miscellaneous register constants
 ******************************************************************************/
66
67
#define TEGRA_MISC_BASE			U(0x70000000)
#define  HARDWARE_REVISION_OFFSET	U(0x804)
68

69
70
71
/*******************************************************************************
 * Tegra UART controller base addresses
 ******************************************************************************/
72
73
74
75
76
#define TEGRA_UARTA_BASE		U(0x70006000)
#define TEGRA_UARTB_BASE		U(0x70006040)
#define TEGRA_UARTC_BASE		U(0x70006200)
#define TEGRA_UARTD_BASE		U(0x70006300)
#define TEGRA_UARTE_BASE		U(0x70006400)
77

78
79
80
/*******************************************************************************
 * Tegra Power Mgmt Controller constants
 ******************************************************************************/
81
#define TEGRA_PMC_BASE			U(0x7000E400)
82
83
84
85

/*******************************************************************************
 * Tegra Memory Controller constants
 ******************************************************************************/
86
#define TEGRA_MC_BASE			U(0x70019000)
87

88
89
90
/* Memory Controller Interrupt Status */
#define MC_INTSTATUS			0x00U

91
/* TZDRAM carveout configuration registers */
92
93
94
#define MC_SECURITY_CFG0_0		U(0x70)
#define MC_SECURITY_CFG1_0		U(0x74)
#define MC_SECURITY_CFG3_0		U(0x9BC)
95
96

/* Video Memory carveout configuration registers */
97
98
99
#define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
#define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
#define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
100

101
102
103
/*******************************************************************************
 * Tegra TZRAM constants
 ******************************************************************************/
104
105
#define TEGRA_TZRAM_BASE		U(0x7C010000)
#define TEGRA_TZRAM_SIZE		U(0x10000)
106

107
#endif /* TEGRA_DEF_H */