plat_psci_handlers.c 13.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
3
4
5
6
7
8
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <assert.h>
9
10
11
12
#include <stdbool.h>
#include <string.h>

#include <arch_helpers.h>
13
14
#include <common/bl_common.h>
#include <common/debug.h>
15
#include <context.h>
16
#include <denver.h>
17
18
#include <lib/el3_runtime/context_mgmt.h>
#include <lib/psci/psci.h>
19
#include <mce.h>
20
#include <mce_private.h>
21
#include <plat/common/platform.h>
22
#include <se.h>
23
#include <smmu.h>
Tejal Kudav's avatar
Tejal Kudav committed
24
#include <t194_nvg.h>
25
#include <tegra194_private.h>
26
27
#include <tegra_platform.h>
#include <tegra_private.h>
28

29
30
extern uint32_t __tegra194_cpu_reset_handler_data,
		__tegra194_cpu_reset_handler_end;
31
32

/* TZDRAM offset for saving SMMU context */
33
#define TEGRA194_SMMU_CTX_OFFSET	16U
34
35

/* state id mask */
36
#define TEGRA194_STATE_ID_MASK		0xFU
37
/* constants to get power state's wake time */
38
39
#define TEGRA194_WAKE_TIME_MASK		0x0FFFFFF0U
#define TEGRA194_WAKE_TIME_SHIFT	4U
40
/* default core wake mask for CPU_SUSPEND */
41
#define TEGRA194_CORE_WAKE_MASK		0x180cU
42

43
44
45
static struct t19x_psci_percpu_data {
	uint32_t wake_time;
} __aligned(CACHE_WRITEBACK_GRANULE) t19x_percpu_data[PLATFORM_CORE_COUNT];
46

47
int32_t tegra_soc_validate_power_state(uint32_t power_state,
48
49
					psci_power_state_t *req_state)
{
50
	uint8_t state_id = (uint8_t)psci_get_pstate_id(power_state) &
51
			   TEGRA194_STATE_ID_MASK;
52
53
	uint32_t cpu = plat_my_core_pos();
	int32_t ret = PSCI_E_SUCCESS;
54
55

	/* save the core wake time (in TSC ticks)*/
56
57
	t19x_percpu_data[cpu].wake_time = (power_state & TEGRA194_WAKE_TIME_MASK)
			<< TEGRA194_WAKE_TIME_SHIFT;
58
59

	/*
60
61
62
63
	 * Clean t19x_percpu_data[cpu] to DRAM. This needs to be done to ensure
	 * that the correct value is read in tegra_soc_pwr_domain_suspend(),
	 * which is called with caches disabled. It is possible to read a stale
	 * value from DRAM in that function, because the L2 cache is not flushed
64
65
	 * unless the cluster is entering CC6/CC7.
	 */
66
67
	clean_dcache_range((uint64_t)&t19x_percpu_data[cpu],
			sizeof(t19x_percpu_data[cpu]));
68
69
70
71

	/* Sanity check the requested state id */
	switch (state_id) {
	case PSTATE_ID_CORE_IDLE:
72
73
74
75
76
77

		/* Core idle request */
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
		req_state->pwr_domain_state[MPIDR_AFFLVL1] = PSCI_LOCAL_STATE_RUN;
		break;

78
79
80
81
82
83
84
85
86
87
	case PSTATE_ID_CORE_POWERDN:

		/* Core powerdown request */
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
		req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;

		break;

	default:
		ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
88
89
		ret = PSCI_E_INVALID_PARAMS;
		break;
90
91
	}

92
	return ret;
93
94
}

95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state)
{
	uint32_t cpu = plat_my_core_pos();
	mce_cstate_info_t cstate_info = { 0 };

	/* Program default wake mask */
	cstate_info.wake_mask = TEGRA194_CORE_WAKE_MASK;
	cstate_info.update_wake_mask = 1;
	mce_update_cstate_info(&cstate_info);

	/* Enter CPU idle */
	(void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
				  (uint64_t)TEGRA_NVG_CORE_C6,
				  t19x_percpu_data[cpu].wake_time,
				  0U);

	return PSCI_E_SUCCESS;
}

114
int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
115
116
{
	const plat_local_state_t *pwr_domain_state;
117
	uint8_t stateid_afflvl0, stateid_afflvl2;
118
119
120
	plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
	uint64_t smmu_ctx_base;
	uint32_t val;
121
	mce_cstate_info_t sc7_cstate_info = {
122
		.cluster = (uint32_t)TEGRA_NVG_CLUSTER_CC6,
123
		.ccplex = (uint32_t)TEGRA_NVG_CG_CG7,
124
125
126
		.system = (uint32_t)TEGRA_NVG_SYSTEM_SC7,
		.system_state_force = 1U,
		.update_wake_mask = 1U,
127
	};
128
	uint32_t cpu = plat_my_core_pos();
129
	int32_t ret = 0;
130
131
132
133

	/* get the state ID */
	pwr_domain_state = target_state->pwr_domain_state;
	stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
134
		TEGRA194_STATE_ID_MASK;
135
	stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
136
		TEGRA194_STATE_ID_MASK;
137

138
	if (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN) {
139

140
141
142
143
144
		/* Enter CPU powerdown */
		(void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
					  (uint64_t)TEGRA_NVG_CORE_C7,
					  t19x_percpu_data[cpu].wake_time,
					  0U);
145
146
147
148
149

	} else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {

		/* save 'Secure Boot' Processor Feature Config Register */
		val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
150
		mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_SECURE_BOOTP_FCFG, val);
151
152
153

		/* save SMMU context */
		smmu_ctx_base = params_from_bl2->tzdram_base +
154
				tegra194_get_smmu_ctx_offset();
155
156
		tegra_smmu_save_context((uintptr_t)smmu_ctx_base);

157
158
159
160
161
162
163
164
165
		/*
		 * Suspend SE, RNG1 and PKA1 only on silcon and fpga,
		 * since VDK does not support atomic se ctx save
		 */
		if (tegra_platform_is_silicon() || tegra_platform_is_fpga()) {
			ret = tegra_se_suspend();
			assert(ret == 0);
		}

166
167
		/* Prepare for system suspend */
		mce_update_cstate_info(&sc7_cstate_info);
168

169
170
171
172
		do {
			val = (uint32_t)mce_command_handler(
					(uint32_t)MCE_CMD_IS_SC7_ALLOWED,
					(uint32_t)TEGRA_NVG_CORE_C7,
173
174
					MCE_CORE_SLEEP_TIME_INFINITE,
					0U);
175
176
177
178
179
180
181
182
183
184
185
186
		} while (val == 0U);

		/* Instruct the MCE to enter system suspend state */
		ret = mce_command_handler(
				(uint64_t)MCE_CMD_ENTER_CSTATE,
				(uint64_t)TEGRA_NVG_CORE_C7,
				MCE_CORE_SLEEP_TIME_INFINITE,
				0U);
		assert(ret == 0);

		/* set system suspend state for house-keeping */
		tegra194_set_system_suspend_entry();
187
188
	} else {
		; /* do nothing */
189
190
191
192
193
194
	}

	return PSCI_E_SUCCESS;
}

/*******************************************************************************
195
 * Helper function to check if this is the last ON CPU in the cluster
196
 ******************************************************************************/
197
198
static bool tegra_last_on_cpu_in_cluster(const plat_local_state_t *states,
			uint32_t ncpu)
199
{
200
201
	plat_local_state_t target;
	bool last_on_cpu = true;
202
	uint32_t num_cpus = ncpu, pos = 0;
203

204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
	do {
		target = states[pos];
		if (target != PLAT_MAX_OFF_STATE) {
			last_on_cpu = false;
		}
		--num_cpus;
		pos++;
	} while (num_cpus != 0U);

	return last_on_cpu;
}

/*******************************************************************************
 * Helper function to get target power state for the cluster
 ******************************************************************************/
static plat_local_state_t tegra_get_afflvl1_pwr_state(const plat_local_state_t *states,
			uint32_t ncpu)
{
	uint32_t core_pos = (uint32_t)read_mpidr() & (uint32_t)MPIDR_CPU_MASK;
	plat_local_state_t target = states[core_pos];
	mce_cstate_info_t cstate_info = { 0 };
225
226

	/* CPU suspend */
227
	if (target == PSTATE_ID_CORE_POWERDN) {
228
229

		/* Program default wake mask */
230
231
232
		cstate_info.wake_mask = TEGRA194_CORE_WAKE_MASK;
		cstate_info.update_wake_mask = 1;
		mce_update_cstate_info(&cstate_info);
233
234
235
	}

	/* CPU off */
236
	if (target == PLAT_MAX_OFF_STATE) {
237
238

		/* Enable cluster powerdn from last CPU in the cluster */
239
		if (tegra_last_on_cpu_in_cluster(states, ncpu)) {
240

241
242
			/* Enable CC6 state and turn off wake mask */
			cstate_info.cluster = (uint32_t)TEGRA_NVG_CLUSTER_CC6;
243
244
			cstate_info.ccplex = (uint32_t)TEGRA_NVG_CG_CG7;
			cstate_info.system_state_force = 1;
245
246
			cstate_info.update_wake_mask = 1U;
			mce_update_cstate_info(&cstate_info);
247

248
		} else {
249

250
			/* Turn off wake_mask */
251
252
			cstate_info.update_wake_mask = 1U;
			mce_update_cstate_info(&cstate_info);
253
			target = PSCI_LOCAL_STATE_RUN;
254
255
256
		}
	}

257
258
259
260
261
262
263
264
265
266
267
268
269
270
	return target;
}

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
					     const plat_local_state_t *states,
					     uint32_t ncpu)
{
	plat_local_state_t target = PSCI_LOCAL_STATE_RUN;
	uint32_t cpu = plat_my_core_pos();

271
	/* System Suspend */
272
273
274
275
276
277
278
	if ((lvl == (uint32_t)MPIDR_AFFLVL2) && (states[cpu] == PSTATE_ID_SOC_POWERDN)) {
		target = PSTATE_ID_SOC_POWERDN;
	}

	/* CPU off, CPU suspend */
	if (lvl == (uint32_t)MPIDR_AFFLVL1) {
		target = tegra_get_afflvl1_pwr_state(states, ncpu);
279
	}
280

281
282
	/* target cluster/system state */
	return target;
283
284
}

285
int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
286
287
288
289
{
	const plat_local_state_t *pwr_domain_state =
		target_state->pwr_domain_state;
	plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
290
	uint8_t stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
291
		TEGRA194_STATE_ID_MASK;
292
	uint64_t val;
293
294
295
296
297
298
299
300

	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
		/*
		 * The TZRAM loses power when we enter system suspend. To
		 * allow graceful exit from system suspend, we need to copy
		 * BL3-1 over to TZDRAM.
		 */
		val = params_from_bl2->tzdram_base +
301
		      tegra194_get_cpu_reset_handler_size();
302
303
304
305
306
307
308
		memcpy((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
		       (uintptr_t)&__BL31_END__ - (uintptr_t)BL31_BASE);
	}

	return PSCI_E_SUCCESS;
}

309
310
311
312
313
int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
{
	return PSCI_E_NOT_SUPPORTED;
}

314
int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
315
{
316
317
	uint64_t target_cpu = mpidr & MPIDR_CPU_MASK;
	uint64_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
318
			MPIDR_AFFINITY_BITS;
319
	int32_t ret = 0;
320

321
	if (target_cluster > ((uint32_t)PLATFORM_CLUSTER_COUNT - 1U)) {
322
323
324
325
326
		ERROR("%s: unsupported CPU (0x%lx)\n", __func__ , mpidr);
		return PSCI_E_NOT_PRESENT;
	}

	/* construct the target CPU # */
327
	target_cpu += (target_cluster << 1U);
328

329
330
331
332
	ret = mce_command_handler((uint64_t)MCE_CMD_ONLINE_CORE, target_cpu, 0U, 0U);
	if (ret < 0) {
		return PSCI_E_DENIED;
	}
333
334
335
336

	return PSCI_E_SUCCESS;
}

337
int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
338
{
339
	uint8_t stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
340
341
342
343
344
345
346
347
348
349
350
351
352
353

	/*
	 * Reset power state info for CPUs when onlining, we set
	 * deepest power when offlining a core but that may not be
	 * requested by non-secure sw which controls idle states. It
	 * will re-init this info from non-secure software when the
	 * core come online.
	 */

	/*
	 * Check if we are exiting from deep sleep and restore SE
	 * context if we are.
	 */
	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
354

355
#if ENABLE_STRICT_CHECKING_MODE
356
357
358
359
360
		/*
		 * Enable strict checking after programming the GSC for
		 * enabling TZSRAM and TZDRAM
		 */
		mce_enable_strict_checking();
361
#endif
362

363
		/* Init SMMU */
364
365
		tegra_smmu_init();

366
367
368
		/* Resume SE, RNG1 and PKA1 */
		tegra_se_resume();

369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
		/*
		 * Program XUSB STREAMIDs
		 * ======================
		 * T19x XUSB has support for XUSB virtualization. It will
		 * have one physical function (PF) and four Virtual functions
		 * (VF)
		 *
		 * There were below two SIDs for XUSB until T186.
		 * 1) #define TEGRA_SID_XUSB_HOST    0x1bU
		 * 2) #define TEGRA_SID_XUSB_DEV    0x1cU
		 *
		 * We have below four new SIDs added for VF(s)
		 * 3) #define TEGRA_SID_XUSB_VF0    0x5dU
		 * 4) #define TEGRA_SID_XUSB_VF1    0x5eU
		 * 5) #define TEGRA_SID_XUSB_VF2    0x5fU
		 * 6) #define TEGRA_SID_XUSB_VF3    0x60U
		 *
		 * When virtualization is enabled then we have to disable SID
		 * override and program above SIDs in below newly added SID
		 * registers in XUSB PADCTL MMIO space. These registers are
		 * TZ protected and so need to be done in ATF.
		 *
		 * a) #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 (0x136cU)
		 * b) #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0  (0x139cU)
		 * c) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 (0x1370U)
		 * d) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 (0x1374U)
		 * e) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 (0x1378U)
		 * f) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 (0x137cU)
		 *
		 * This change disables SID override and programs XUSB SIDs
		 * in above registers to support both virtualization and
		 * non-virtualization platforms
		 */
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
		if (tegra_platform_is_silicon() || tegra_platform_is_fpga()) {

			mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
				XUSB_PADCTL_HOST_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_HOST);
			mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
				XUSB_PADCTL_HOST_AXI_STREAMID_VF_0, TEGRA_SID_XUSB_VF0);
			mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
				XUSB_PADCTL_HOST_AXI_STREAMID_VF_1, TEGRA_SID_XUSB_VF1);
			mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
				XUSB_PADCTL_HOST_AXI_STREAMID_VF_2, TEGRA_SID_XUSB_VF2);
			mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
				XUSB_PADCTL_HOST_AXI_STREAMID_VF_3, TEGRA_SID_XUSB_VF3);
			mmio_write_32(TEGRA_XUSB_PADCTL_BASE +
				XUSB_PADCTL_DEV_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_DEV);
		}
417

418
419
420
421
422
423
424
425
426
427
428
		/*
		 * Reset power state info for the last core doing SC7
		 * entry and exit, we set deepest power state as CC7
		 * and SC7 for SC7 entry which may not be requested by
		 * non-secure SW which controls idle states.
		 */
	}

	return PSCI_E_SUCCESS;
}

429
int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
430
{
431
	uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
432
	int32_t ret = 0;
433

434
435
	(void)target_state;

436
	/* Disable Denver's DCO operations */
437
	if (impl == DENVER_IMPL) {
438
		denver_disable_dco();
439
	}
440
441

	/* Turn off CPU */
442
443
	ret = mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
			(uint64_t)TEGRA_NVG_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
444
	assert(ret == 0);
445
446
447
448
449
450
451

	return PSCI_E_SUCCESS;
}

__dead2 void tegra_soc_prepare_system_off(void)
{
	/* System power off */
452
	mce_system_shutdown();
453
454
455
456
457
458
459
460
461

	wfi();

	/* wait for the system to power down */
	for (;;) {
		;
	}
}

462
int32_t tegra_soc_prepare_system_reset(void)
463
{
464
465
466
	/* System reboot */
	mce_system_reboot();

467
468
	return PSCI_E_SUCCESS;
}