arm_bl2_setup.c 13 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <arch_helpers.h>
#include <arm_def.h>
9
#include <assert.h>
10
#include <bl_common.h>
11
12
#include <debug.h>
#include <desc_image_load.h>
Soby Mathew's avatar
Soby Mathew committed
13
#include <generic_delay_timer.h>
14
15
16
#ifdef SPD_opteed
#include <optee_utils.h>
#endif
17
#include <plat_arm.h>
18
#include <platform.h>
19
#include <platform_def.h>
20
#include <string.h>
21
#include <utils.h>
22
23
24
25

/* Data structure which holds the extents of the trusted SRAM for BL2 */
static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);

26
27
28
29
30
31
32
33
34
35
36
37
38
39
/*
 * Check that BL2_BASE is atleast a page over ARM_BL_RAM_BASE. The page is for
 * `meminfo_t` data structure and TB_FW_CONFIG passed from BL1. Not needed
 * when BL2 is compiled for BL_AT_EL3 as BL2 doesn't need any info from BL1 and
 * BL2 is loaded at base of usable SRAM.
 */
#if BL2_AT_EL3
#define BL1_MEMINFO_OFFSET	0x0
#else
#define BL1_MEMINFO_OFFSET	PAGE_SIZE
#endif

CASSERT(BL2_BASE >= (ARM_BL_RAM_BASE + BL1_MEMINFO_OFFSET), assert_bl2_base_overflows);

40
/* Weak definitions may be overridden in specific ARM standard platform */
41
#pragma weak bl2_early_platform_setup2
42
43
44
45
46
47
48
49
50
#pragma weak bl2_platform_setup
#pragma weak bl2_plat_arch_setup
#pragma weak bl2_plat_sec_mem_layout

#if LOAD_IMAGE_V2

#pragma weak bl2_plat_handle_post_image_load

#else /* LOAD_IMAGE_V2 */
51
52
53

/*******************************************************************************
 * This structure represents the superset of information that is passed to
54
 * BL31, e.g. while passing control to it from BL2, bl31_params
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
 * and other platform specific params
 ******************************************************************************/
typedef struct bl2_to_bl31_params_mem {
	bl31_params_t bl31_params;
	image_info_t bl31_image_info;
	image_info_t bl32_image_info;
	image_info_t bl33_image_info;
	entry_point_info_t bl33_ep_info;
	entry_point_info_t bl32_ep_info;
	entry_point_info_t bl31_ep_info;
} bl2_to_bl31_params_mem_t;


static bl2_to_bl31_params_mem_t bl31_params_mem;


/* Weak definitions may be overridden in specific ARM standard platform */
#pragma weak bl2_plat_get_bl31_params
#pragma weak bl2_plat_get_bl31_ep_info
#pragma weak bl2_plat_flush_bl31_params
#pragma weak bl2_plat_set_bl31_ep_info
76
#pragma weak bl2_plat_get_scp_bl2_meminfo
77
78
79
80
81
#pragma weak bl2_plat_get_bl32_meminfo
#pragma weak bl2_plat_set_bl32_ep_info
#pragma weak bl2_plat_get_bl33_meminfo
#pragma weak bl2_plat_set_bl33_ep_info

David Wang's avatar
David Wang committed
82
83
84
85
86
87
88
89
90
91
92
93
#if ARM_BL31_IN_DRAM
meminfo_t *bl2_plat_sec_mem_layout(void)
{
	static meminfo_t bl2_dram_layout
		__aligned(CACHE_WRITEBACK_GRANULE) = {
		.total_base = BL31_BASE,
		.total_size = (ARM_AP_TZC_DRAM1_BASE +
				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
		.free_base = BL31_BASE,
		.free_size = (ARM_AP_TZC_DRAM1_BASE +
				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
	};
94

David Wang's avatar
David Wang committed
95
96
97
	return &bl2_dram_layout;
}
#else
98
99
100
101
meminfo_t *bl2_plat_sec_mem_layout(void)
{
	return &bl2_tzram_layout;
}
102
#endif /* ARM_BL31_IN_DRAM */
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118

/*******************************************************************************
 * This function assigns a pointer to the memory that the platform has kept
 * aside to pass platform specific and trusted firmware related information
 * to BL31. This memory is allocated by allocating memory to
 * bl2_to_bl31_params_mem_t structure which is a superset of all the
 * structure whose information is passed to BL31
 * NOTE: This function should be called only once and should be done
 * before generating params to BL31
 ******************************************************************************/
bl31_params_t *bl2_plat_get_bl31_params(void)
{
	bl31_params_t *bl2_to_bl31_params;

	/*
	 * Initialise the memory for all the arguments that needs to
119
	 * be passed to BL31
120
	 */
121
	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
122
123
124
125
126

	/* Assign memory for TF related information */
	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);

127
	/* Fill BL31 related information */
128
129
130
131
	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
		VERSION_1, 0);

132
	/* Fill BL32 related information if it exists */
133
#ifdef BL32_BASE
134
135
136
137
138
139
	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
		VERSION_1, 0);
	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
		VERSION_1, 0);
140
#endif /* BL32_BASE */
141

142
	/* Fill BL33 related information */
143
144
145
146
	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
		PARAM_EP, VERSION_1, 0);

147
	/* BL33 expects to receive the primary CPU MPID (through x0) */
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();

	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
		VERSION_1, 0);

	return bl2_to_bl31_params;
}

/* Flush the TF params and the TF plat params */
void bl2_plat_flush_bl31_params(void)
{
	flush_dcache_range((unsigned long)&bl31_params_mem,
			sizeof(bl2_to_bl31_params_mem_t));
}

/*******************************************************************************
 * This function returns a pointer to the shared memory that the platform
 * has kept to point to entry point information of BL31 to BL2
 ******************************************************************************/
struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
{
#if DEBUG
171
	bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL;
172
173
174
175
#endif

	return &bl31_params_mem.bl31_ep_info;
}
176
#endif /* LOAD_IMAGE_V2 */
177
178
179
180
181
182

/*******************************************************************************
 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
 * Copy it to a safe location before its reclaimed by later BL2 functionality.
 ******************************************************************************/
183
void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, meminfo_t *mem_layout)
184
185
{
	/* Initialize the console to provide early debug support */
186
	arm_console_boot_init();
187
188
189
190
191
192

	/* Setup the BL2 memory layout */
	bl2_tzram_layout = *mem_layout;

	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
193
194

#if LOAD_IMAGE_V2
Soby Mathew's avatar
Soby Mathew committed
195
	if (tb_fw_config != 0U)
196
197
		arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
#endif
198
199
}

200
void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
201
{
202
203
	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);

Soby Mathew's avatar
Soby Mathew committed
204
	generic_delay_timer_init();
205
206
207
208
209
210
211
}

/*
 * Perform ARM standard platform setup.
 */
void arm_bl2_platform_setup(void)
{
212
213
214
215
#if LOAD_IMAGE_V2
	arm_bl2_dyn_cfg_init();
#endif

216
217
	/* Initialize the secure environment */
	plat_arm_security_setup();
218
219

#if defined(PLAT_ARM_MEM_PROT_ADDR)
220
	arm_nor_psci_do_static_mem_protect();
221
#endif
222
223
224
225
226
227
228
229
230
231
232
233
234
}

void bl2_platform_setup(void)
{
	arm_bl2_platform_setup();
}

/*******************************************************************************
 * Perform the very early platform specific architectural setup here. At the
 * moment this is only initializes the mmu in a quick and dirty way.
 ******************************************************************************/
void arm_bl2_plat_arch_setup(void)
{
235
	arm_setup_page_tables(bl2_tzram_layout.total_base,
236
			      bl2_tzram_layout.total_size,
237
			      BL_CODE_BASE,
238
			      BL_CODE_END,
239
			      BL_RO_DATA_BASE,
240
			      BL_RO_DATA_END
241
#if USE_COHERENT_MEM
242
243
			      , BL_COHERENT_RAM_BASE,
			      BL_COHERENT_RAM_END
244
245
#endif
			      );
246
247
248
249

#ifdef AARCH32
	enable_mmu_secure(0);
#else
250
	enable_mmu_el1(0);
251
#endif
252
253
254
255
256
257
258
}

void bl2_plat_arch_setup(void)
{
	arm_bl2_plat_arch_setup();
}

259
#if LOAD_IMAGE_V2
260
int arm_bl2_handle_post_image_load(unsigned int image_id)
261
262
263
{
	int err = 0;
	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
264
265
266
267
#ifdef SPD_opteed
	bl_mem_params_node_t *pager_mem_params = NULL;
	bl_mem_params_node_t *paged_mem_params = NULL;
#endif
268
269
270
	assert(bl_mem_params);

	switch (image_id) {
271
#ifdef AARCH64
272
	case BL32_IMAGE_ID:
273
274
275
276
277
278
279
280
281
282
283
284
285
286
#ifdef SPD_opteed
		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
		assert(pager_mem_params);

		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
		assert(paged_mem_params);

		err = parse_optee_header(&bl_mem_params->ep_info,
				&pager_mem_params->image_info,
				&paged_mem_params->image_info);
		if (err != 0) {
			WARN("OPTEE header parse error.\n");
		}
#endif
287
288
		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
		break;
289
#endif
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305

	case BL33_IMAGE_ID:
		/* BL33 expects to receive the primary CPU MPID (through r0) */
		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
		break;

#ifdef SCP_BL2_BASE
	case SCP_BL2_IMAGE_ID:
		/* The subsequent handling of SCP_BL2 is platform specific */
		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
		if (err) {
			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
		}
		break;
#endif
306
307
308
	default:
		/* Do nothing in default case */
		break;
309
310
311
312
313
	}

	return err;
}

314
315
316
317
318
319
320
321
322
/*******************************************************************************
 * This function can be used by the platforms to update/use image
 * information for given `image_id`.
 ******************************************************************************/
int bl2_plat_handle_post_image_load(unsigned int image_id)
{
	return arm_bl2_handle_post_image_load(image_id);
}

323
324
#else /* LOAD_IMAGE_V2 */

325
/*******************************************************************************
326
 * Populate the extents of memory available for loading SCP_BL2 (if used),
327
328
 * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
 ******************************************************************************/
329
void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
330
{
331
	*scp_bl2_meminfo = bl2_tzram_layout;
332
333
334
}

/*******************************************************************************
335
 * Before calling this function BL31 is loaded in memory and its entrypoint
336
 * is set by load_image. This is a placeholder for the platform to change
337
 * the entrypoint of BL31 and set SPSR and security state.
338
339
340
341
342
343
344
345
346
347
348
349
 * On ARM standard platforms we only set the security state of the entrypoint
 ******************************************************************************/
void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
					entry_point_info_t *bl31_ep_info)
{
	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
					DISABLE_ALL_EXCEPTIONS);
}


/*******************************************************************************
350
 * Before calling this function BL32 is loaded in memory and its entrypoint
351
 * is set by load_image. This is a placeholder for the platform to change
352
 * the entrypoint of BL32 and set SPSR and security state.
353
354
 * On ARM standard platforms we only set the security state of the entrypoint
 ******************************************************************************/
355
#ifdef BL32_BASE
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
					entry_point_info_t *bl32_ep_info)
{
	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
}

/*******************************************************************************
 * Populate the extents of memory available for loading BL32
 ******************************************************************************/
void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
{
	/*
	 * Populate the extents of memory available for loading BL32.
	 */
	bl32_meminfo->total_base = BL32_BASE;
	bl32_meminfo->free_base = BL32_BASE;
	bl32_meminfo->total_size =
			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
	bl32_meminfo->free_size =
			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
}
378
#endif /* BL32_BASE */
379

380
381
382
383
384
385
386
387
388
389
390
391
/*******************************************************************************
 * Before calling this function BL33 is loaded in memory and its entrypoint
 * is set by load_image. This is a placeholder for the platform to change
 * the entrypoint of BL33 and set SPSR and security state.
 * On ARM standard platforms we only set the security state of the entrypoint
 ******************************************************************************/
void bl2_plat_set_bl33_ep_info(image_info_t *image,
					entry_point_info_t *bl33_ep_info)
{
	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
}
392
393
394
395
396
397
398
399
400
401
402

/*******************************************************************************
 * Populate the extents of memory available for loading BL33
 ******************************************************************************/
void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
{
	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
}
403
404

#endif /* LOAD_IMAGE_V2 */