platform.mk 2.33 KB
Newer Older
1
# Copyright (c) 2020-2021, ARM Limited and Contributors. All rights reserved.
2
3
4
5
6
7
8
9
10
11
#
# SPDX-License-Identifier: BSD-3-Clause
#

# Enable GICv4 extension with multichip driver
GIC_ENABLE_V4_EXTN		:=	1
GICV3_IMPL_GIC600_MULTICHIP	:=	1

include plat/arm/css/sgi/sgi-common.mk

12
RDV1MC_BASE	=	plat/arm/board/rdv1mc
13

14
PLAT_INCLUDES		+=	-I${RDV1MC_BASE}/include/
15

16
SGI_CPU_SOURCES		:=	lib/cpus/aarch64/neoverse_v1.S
17

18
19
PLAT_BL_COMMON_SOURCES	+=	${CSS_ENT_BASE}/sgi_plat.c

20
BL1_SOURCES		+=	${SGI_CPU_SOURCES}			\
21
				${RDV1MC_BASE}/rdv1mc_err.c
22

23
24
25
BL2_SOURCES		+=	${RDV1MC_BASE}/rdv1mc_plat.c	\
				${RDV1MC_BASE}/rdv1mc_security.c	\
				${RDV1MC_BASE}/rdv1mc_err.c	\
26
27
				drivers/arm/tzc/tzc400.c	\
				plat/arm/common/arm_tzc400.c	\
28
29
30
31
				lib/utils/mem_region.c			\
				plat/arm/common/arm_nor_psci_mem_protect.c

BL31_SOURCES		+=	${SGI_CPU_SOURCES}			\
32
33
				${RDV1MC_BASE}/rdv1mc_plat.c	\
				${RDV1MC_BASE}/rdv1mc_topology.c	\
34
35
36
37
38
				drivers/cfi/v2m/v2m_flash.c		\
				drivers/arm/gic/v3/gic600_multichip.c	\
				lib/utils/mem_region.c			\
				plat/arm/common/arm_nor_psci_mem_protect.c

39
ifeq (${TRUSTED_BOARD_BOOT}, 1)
40
41
BL1_SOURCES		+=	${RDV1MC_BASE}/rdv1mc_trusted_boot.c
BL2_SOURCES		+=	${RDV1MC_BASE}/rdv1mc_trusted_boot.c
42
43
endif

44
45
46
47
# Enable dynamic addition of MMAP regions in BL31
BL31_CFLAGS		+=	-DPLAT_XLAT_TABLES_DYNAMIC

# Add the FDT_SOURCES and options for Dynamic Config
48
49
FDT_SOURCES		+=	${RDV1MC_BASE}/fdts/${PLAT}_fw_config.dts	\
				${RDV1MC_BASE}/fdts/${PLAT}_tb_fw_config.dts
50
51
FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
TB_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
52

53
# Add the FW_CONFIG to FIP and specify the same to certtool
54
$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config,${FW_CONFIG}))
55
# Add the TB_FW_CONFIG to FIP and specify the same to certtool
56
$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config,${TB_FW_CONFIG}))
57
58
59

$(eval $(call CREATE_SEQ,SEQ,4))
ifneq ($(CSS_SGI_CHIP_COUNT),$(filter $(CSS_SGI_CHIP_COUNT),$(SEQ)))
60
 $(error  "Chip count for RD-V1-MC should be either $(SEQ) \
61
62
63
 currently it is set to ${CSS_SGI_CHIP_COUNT}.")
endif

64
FDT_SOURCES		+=	${RDV1MC_BASE}/fdts/${PLAT}_nt_fw_config.dts
65
66
67
NT_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb

# Add the NT_FW_CONFIG to FIP and specify the same to certtool
68
$(eval $(call TOOL_ADD_PAYLOAD,${NT_FW_CONFIG},--nt-fw-config,${NT_FW_CONFIG}))
69
70

override CTX_INCLUDE_AARCH32_REGS	:= 0