tegra_bl31_setup.c 14.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
11
12
13
#include <assert.h>
#include <errno.h>
#include <stddef.h>
#include <string.h>

#include <platform_def.h>

14
15
#include <arch.h>
#include <arch_helpers.h>
16
17
18
#include <bl31/bl31.h>
#include <common/bl_common.h>
#include <common/debug.h>
19
#include <cortex_a53.h>
20
#include <cortex_a57.h>
21
#include <denver.h>
22
23
24
25
26
27
#include <drivers/console.h>
#include <lib/mmio.h>
#include <lib/utils.h>
#include <lib/utils_def.h>
#include <plat/common/platform.h>

28
#include <memctrl.h>
29
#include <profiler.h>
30
#include <tegra_def.h>
31
#include <tegra_platform.h>
32
33
#include <tegra_private.h>

34
35
36
/* length of Trusty's input parameters (in bytes) */
#define TRUSTY_PARAMS_LEN_BYTES	(4096*2)

37
extern void memcpy16(void *dest, const void *src, unsigned int length);
38

39
40
41
42
/*******************************************************************************
 * Declarations of linker defined symbols which will help us find the layout
 * of trusted SRAM
 ******************************************************************************/
43

44
45
46
47
48
49
IMPORT_SYM(uint64_t, __RW_START__,	BL31_RW_START);
IMPORT_SYM(uint64_t, __RW_END__,	BL31_RW_END);
IMPORT_SYM(uint64_t, __RODATA_START__,	BL31_RODATA_BASE);
IMPORT_SYM(uint64_t, __RODATA_END__,	BL31_RODATA_END);
IMPORT_SYM(uint64_t, __TEXT_START__,	TEXT_START);
IMPORT_SYM(uint64_t, __TEXT_END__,	TEXT_END);
50
51

extern uint64_t tegra_bl31_phys_base;
52
extern uint64_t tegra_console_base;
53

Varun Wadekar's avatar
Varun Wadekar committed
54
static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
55
static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
56
	.tzdram_size = TZDRAM_SIZE
57
};
58
59
static unsigned long bl32_mem_size;
static unsigned long bl32_boot_params;
60
61
62
63
64
65

/*******************************************************************************
 * This variable holds the non-secure image entry address
 ******************************************************************************/
extern uint64_t ns_image_entrypoint;

66
67
68
69
70
/*******************************************************************************
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 ******************************************************************************/
#pragma weak plat_early_platform_setup
71
72
#pragma weak plat_get_bl31_params
#pragma weak plat_get_bl31_plat_params
73
#pragma weak plat_late_platform_setup
74
75
76
77
78
79

void plat_early_platform_setup(void)
{
	; /* do nothing */
}

80
struct tegra_bl31_params *plat_get_bl31_params(void)
81
82
83
84
85
86
87
88
89
{
	return NULL;
}

plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
{
	return NULL;
}

90
91
92
93
94
void plat_late_platform_setup(void)
{
	; /* do nothing */
}

95
96
97
98
99
100
101
/*******************************************************************************
 * Return a pointer to the 'entry_point_info' structure of the next image for
 * security state specified. BL33 corresponds to the non-secure image type
 * while BL32 corresponds to the secure image type.
 ******************************************************************************/
entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
{
102
	entry_point_info_t *ep =  NULL;
103

104
	/* return BL32 entry point info if it is valid */
105
106
107
108
109
	if (type == NON_SECURE) {
		ep = &bl33_image_ep_info;
	} else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
		ep = &bl32_image_ep_info;
	}
Varun Wadekar's avatar
Varun Wadekar committed
110

111
	return ep;
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
}

/*******************************************************************************
 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
 * passes this platform specific information.
 ******************************************************************************/
plat_params_from_bl2_t *bl31_get_plat_params(void)
{
	return &plat_bl31_params_from_bl2;
}

/*******************************************************************************
 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
 * info.
 ******************************************************************************/
127
128
void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
				u_register_t arg2, u_register_t arg3)
129
{
130
131
	struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
	plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
132
133
	image_info_t bl32_img_info = { {0} };
	uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
134
	uint32_t console_clock;
135
	int32_t ret;
136

137
138
139
140
141
142
	/*
	 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
	 * there's no argument to relay from a previous bootloader. Platforms
	 * might use custom ways to get arguments, so provide handlers which
	 * they can override.
	 */
143
	if (arg_from_bl2 == NULL) {
144
		arg_from_bl2 = plat_get_bl31_params();
145
146
	}
	if (plat_params == NULL) {
147
		plat_params = plat_get_bl31_plat_params();
148
	}
149

150
	/*
Varun Wadekar's avatar
Varun Wadekar committed
151
	 * Copy BL3-3, BL3-2 entry point information.
152
153
	 * They are stored in Secure RAM, in BL2's address space.
	 */
154
155
	assert(arg_from_bl2 != NULL);
	assert(arg_from_bl2->bl33_ep_info != NULL);
156
157
	bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;

158
	if (arg_from_bl2->bl32_ep_info != NULL) {
159
160
161
		bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
		bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0;
		bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2;
162
	}
163
164

	/*
165
	 * Parse platform specific parameters
166
	 */
167
	assert(plat_params != NULL);
168
169
	plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
	plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
170
	plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
171
	plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
172
173
	plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
	plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
174

175
176
177
178
	/*
	 * It is very important that we run either from TZDRAM or TZSRAM base.
	 * Add an explicit check here.
	 */
179
180
	if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
	    (TEGRA_TZRAM_BASE != BL31_BASE)) {
181
		panic();
182
	}
183

184
185
186
	/*
	 * Reference clock used by the FPGAs is a lot slower.
	 */
187
	if (tegra_platform_is_fpga()) {
188
189
190
191
192
		console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
	} else {
		console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
	}

193
194
195
196
197
198
	/*
	 * Get the base address of the UART controller to be used for the
	 * console
	 */
	tegra_console_base = plat_get_console_from_id(plat_params->uart_id);

199
	if (tegra_console_base != 0U) {
200
201
202
		/*
		 * Configure the UART port to be used as the console
		 */
203
		(void)console_init(tegra_console_base, console_clock,
204
			     TEGRA_CONSOLE_BAUDRATE);
205
	}
206

207
208
209
	/*
	 * The previous bootloader passes the base address of the shared memory
	 * location to store the boot profiler logs. Sanity check the
Andreas Färber's avatar
Andreas Färber committed
210
	 * address and initialise the profiler library, if it looks ok.
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
	 */
	if (plat_params->boot_profiler_shmem_base != 0ULL) {

		ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
				PROFILER_SIZE_BYTES);
		if (ret == (int32_t)0) {

			/* store the membase for the profiler lib */
			plat_bl31_params_from_bl2.boot_profiler_shmem_base =
				plat_params->boot_profiler_shmem_base;

			/* initialise the profiler library */
			boot_profiler_init(plat_params->boot_profiler_shmem_base,
					   TEGRA_TMRUS_BASE);
		}
	}

	/*
	 * Add timestamp for platform early setup entry.
	 */
	boot_profiler_add_record("[TF] early setup entry");

Steven Kao's avatar
Steven Kao committed
233
234
235
236
237
	/*
	 * Initialize delay timer
	 */
	tegra_delay_timer_init();

238
239
240
	/* Early platform setup for Tegra SoCs */
	plat_early_platform_setup();

241
242
243
244
	/*
	 * Do initial security configuration to allow DRAM/device access.
	 */
	tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
245
			(uint32_t)plat_bl31_params_from_bl2.tzdram_size);
246

247
248
249
250
251
	/*
	 * The previous bootloader might not have placed the BL32 image
	 * inside the TZDRAM. We check the BL32 image info to find out
	 * the base/PC values and relocate the image if necessary.
	 */
252
	if (arg_from_bl2->bl32_image_info != NULL) {
253

254
		bl32_img_info = *arg_from_bl2->bl32_image_info;
255
256
257
258
259
260
261
262
263
264
265
266
267
268

		/* Relocate BL32 if it resides outside of the TZDRAM */
		tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
		tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
				plat_bl31_params_from_bl2.tzdram_size;
		bl32_start = bl32_img_info.image_base;
		bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;

		assert(tzdram_end > tzdram_start);
		assert(bl32_end > bl32_start);
		assert(bl32_image_ep_info.pc > tzdram_start);
		assert(bl32_image_ep_info.pc < tzdram_end);

		/* relocate BL32 */
269
		if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
270
271
272

			INFO("Relocate BL32 to TZDRAM\n");

273
			(void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
274
275
276
277
				 (void *)(uintptr_t)bl32_start,
				 bl32_img_info.image_size);

			/* clean up non-secure intermediate buffer */
278
			zeromem((void *)(uintptr_t)bl32_start,
279
280
281
282
				bl32_img_info.image_size);
		}
	}

283
284
285
286
287
	/*
	 * Add timestamp for platform early setup exit.
	 */
	boot_profiler_add_record("[TF] early setup exit");

288
289
290
	INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
	     (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
	      == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
291
292
}

293
294
295
296
297
298
#ifdef SPD_trusty
void plat_trusty_set_boot_args(aapcs64_params_t *args)
{
	args->arg0 = bl32_mem_size;
	args->arg1 = bl32_boot_params;
	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
299
300
301
302
303

	/* update EKS size */
	if (args->arg4 != 0U) {
		args->arg2 = args->arg4;
	}
304
305
306

	/* Profiler Carveout Base */
	args->arg3 = args->arg5;
307
308
309
}
#endif

310
311
312
313
314
/*******************************************************************************
 * Initialize the gic, configure the SCR.
 ******************************************************************************/
void bl31_platform_setup(void)
{
315
316
317
318
319
	/*
	 * Add timestamp for platform setup entry.
	 */
	boot_profiler_add_record("[TF] plat setup entry");

320
321
322
	/* Initialize the gic cpu and distributor interfaces */
	plat_gic_setup();

323
324
325
326
327
328
329
330
331
332
	/*
	 * Setup secondary CPU POR infrastructure.
	 */
	plat_secondary_setup();

	/*
	 * Initial Memory Controller configuration.
	 */
	tegra_memctrl_setup();

333
334
335
336
337
338
	/*
	 * Set up the TZRAM memory aperture to allow only secure world
	 * access
	 */
	tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);

339
340
341
342
343
344
345
	/*
	 * Late setup handler to allow platforms to performs additional
	 * functionality.
	 * This handler gets called with MMU enabled.
	 */
	plat_late_platform_setup();

346
347
348
349
350
	/*
	 * Add timestamp for platform setup exit.
	 */
	boot_profiler_add_record("[TF] plat setup exit");

351
	INFO("BL3-1: Tegra platform setup complete\n");
352
353
}

Varun Wadekar's avatar
Varun Wadekar committed
354
355
356
357
358
/*******************************************************************************
 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
 ******************************************************************************/
void bl31_plat_runtime_setup(void)
{
359
360
361
362
363
364
365
366
367
	/*
	 * During cold boot, it is observed that the arbitration
	 * bit is set in the Memory controller leading to false
	 * error interrupts in the non-secure world. To avoid
	 * this, clean the interrupt status register before
	 * booting into the non-secure world
	 */
	tegra_memctrl_clear_pending_interrupts();

368
369
370
371
372
373
374
375
376
377
	/*
	 * During boot, USB3 and flash media (SDMMC/SATA) devices need
	 * access to IRAM. Because these clients connect to the MC and
	 * do not have a direct path to the IRAM, the MC implements AHB
	 * redirection during boot to allow path to IRAM. In this mode
	 * accesses to a programmed memory address aperture are directed
	 * to the AHB bus, allowing access to the IRAM. This mode must be
	 * disabled before we jump to the non-secure world.
	 */
	tegra_memctrl_disable_ahb_redirection();
378
379
380
381
382
383

	/*
	 * Add final timestamp before exiting BL31.
	 */
	boot_profiler_add_record("[TF] bl31 exit");
	boot_profiler_deinit();
Varun Wadekar's avatar
Varun Wadekar committed
384
385
}

386
387
388
389
390
391
/*******************************************************************************
 * Perform the very early platform specific architectural setup here. At the
 * moment this only intializes the mmu in a quick and dirty way.
 ******************************************************************************/
void bl31_plat_arch_setup(void)
{
392
393
394
395
396
397
	uint64_t rw_start = BL31_RW_START;
	uint64_t rw_size = BL31_RW_END - BL31_RW_START;
	uint64_t rodata_start = BL31_RODATA_BASE;
	uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
	uint64_t code_base = TEXT_START;
	uint64_t code_size = TEXT_END - TEXT_START;
398
399
	const mmap_region_t *plat_mmio_map = NULL;
#if USE_COHERENT_MEM
400
	uint32_t coh_start, coh_size;
401
#endif
402
	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
403

404
405
406
407
408
	/*
	 * Add timestamp for arch setup entry.
	 */
	boot_profiler_add_record("[TF] arch setup entry");

409
410
411
412
413
414
415
416
	/* add MMIO space */
	plat_mmio_map = plat_get_mmio_map();
	if (plat_mmio_map != NULL) {
		mmap_add(plat_mmio_map);
	} else {
		WARN("MMIO map not available\n");
	}

417
	/* add memory regions */
418
419
	mmap_add_region(rw_start, rw_start,
			rw_size,
420
			MT_MEMORY | MT_RW | MT_SECURE);
421
422
423
424
425
426
	mmap_add_region(rodata_start, rodata_start,
			rodata_size,
			MT_RO_DATA | MT_SECURE);
	mmap_add_region(code_base, code_base,
			code_size,
			MT_CODE | MT_SECURE);
427

428
#if USE_COHERENT_MEM
429
430
	coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
	coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
431

432
433
	mmap_add_region(coh_start, coh_start,
			coh_size,
434
			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
435
436
#endif

437
438
439
440
441
442
	/* map TZDRAM used by BL31 as coherent memory */
	if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
		mmap_add_region(params_from_bl2->tzdram_base,
				params_from_bl2->tzdram_base,
				BL31_SIZE,
				MT_DEVICE | MT_RW | MT_SECURE);
443
	}
444
445
446
447
448
449

	/* set up translation tables */
	init_xlat_tables();

	/* enable the MMU */
	enable_mmu_el3(0);
450

451
452
453
454
455
	/*
	 * Add timestamp for arch setup exit.
	 */
	boot_profiler_add_record("[TF] arch setup exit");

456
	INFO("BL3-1: Tegra: MMU enabled\n");
457
}
458
459
460
461

/*******************************************************************************
 * Check if the given NS DRAM range is valid
 ******************************************************************************/
462
int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
463
{
464
	uint64_t end = base + size_in_bytes - U(1);
465
	int32_t ret = 0;
466
467
468
469

	/*
	 * Check if the NS DRAM address is valid
	 */
470
471
472
	if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
	    (end > TEGRA_DRAM_END)) {

473
		ERROR("NS address 0x%llx is out-of-bounds!\n", base);
474
		ret = -EFAULT;
475
476
477
478
479
480
	}

	/*
	 * TZDRAM aperture contains the BL31 and BL32 images, so we need
	 * to check if the NS DRAM range overlaps the TZDRAM aperture.
	 */
481
	if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
482
		ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
483
		ret = -ENOTSUP;
484
485
486
	}

	/* valid NS address */
487
	return ret;
488
}