cortex_a78.S 3.53 KB
Newer Older
1
/*
2
 * Copyright (c) 2019-2020, ARM Limited. All rights reserved.
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <asm_macros.S>
#include <common/bl_common.h>
10
#include <cortex_a78.h>
11
12
13
14
15
#include <cpu_macros.S>
#include <plat_macros.S>

/* Hardware handled coherency */
#if HW_ASSISTED_COHERENCY == 0
16
#error "cortex_a78 must be compiled with HW_ASSISTED_COHERENCY enabled"
17
18
#endif

19
20

/* --------------------------------------------------
21
22
 * Errata Workaround for A78 Erratum 1688305.
 * This applies to revision r0p0 and r1p0 of A78.
23
24
25
26
27
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
28
func errata_a78_1688305_wa
29
30
31
32
	/* Compare x0 against revision r1p0 */
	mov	x17, x30
	bl	check_errata_1688305
	cbz	x0, 1f
33
34
35
	mrs     x1, CORTEX_A78_ACTLR2_EL1
	orr	x1, x1, CORTEX_A78_ACTLR2_EL1_BIT_1
	msr     CORTEX_A78_ACTLR2_EL1, x1
36
37
38
	isb
1:
	ret	x17
39
endfunc errata_a78_1688305_wa
40
41
42
43
44
45
46

func check_errata_1688305
	/* Applies to r0p0 and r1p0 */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1688305

47
	/* -------------------------------------------------
48
	 * The CPU Ops reset function for Cortex-A78
49
50
	 * -------------------------------------------------
	 */
51
func cortex_a78_reset_func
52
53
54
55
	mov	x19, x30
	bl	cpu_get_rev_var
	mov	x18, x0

56
#if ERRATA_A78_1688305
57
	mov     x0, x18
58
	bl	errata_a78_1688305_wa
59
60
61
#endif

#if ENABLE_AMU
62
63
	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
	mrs	x0, actlr_el3
64
	bic	x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
65
66
67
68
	msr	actlr_el3, x0

	/* Make sure accesses from non-secure EL0/EL1 are not trapped to EL2 */
	mrs	x0, actlr_el2
69
	bic	x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
70
71
72
	msr	actlr_el2, x0

	/* Enable group0 counters */
73
	mov	x0, #CORTEX_A78_AMU_GROUP0_MASK
74
75
76
	msr	CPUAMCNTENSET0_EL0, x0

	/* Enable group1 counters */
77
	mov	x0, #CORTEX_A78_AMU_GROUP1_MASK
78
	msr	CPUAMCNTENSET1_EL0, x0
79
#endif
80

81
82
	isb
	ret	x19
83
endfunc cortex_a78_reset_func
84
85
86
87
88

	/* ---------------------------------------------
	 * HW will do the cache maintenance while powering down
	 * ---------------------------------------------
	 */
89
func cortex_a78_core_pwr_dwn
90
91
92
93
	/* ---------------------------------------------
	 * Enable CPU power down bit in power control register
	 * ---------------------------------------------
	 */
94
95
96
	mrs	x0, CORTEX_A78_CPUPWRCTLR_EL1
	orr	x0, x0, #CORTEX_A78_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT
	msr	CORTEX_A78_CPUPWRCTLR_EL1, x0
97
98
	isb
	ret
99
endfunc cortex_a78_core_pwr_dwn
100
101

	/*
102
	 * Errata printing function for cortex_a78. Must follow AAPCS.
103
104
	 */
#if REPORT_ERRATA
105
func cortex_a78_errata_report
106
107
108
109
110
111
112
113
114
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
115
	report_errata ERRATA_A78_1688305, cortex_a78, 1688305
116
117

	ldp	x8, x30, [sp], #16
118
	ret
119
endfunc cortex_a78_errata_report
120
121
122
#endif

	/* ---------------------------------------------
123
	 * This function provides cortex_a78 specific
124
125
126
127
128
129
130
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
131
132
.section .rodata.cortex_a78_regs, "aS"
cortex_a78_regs:  /* The ascii list of register names to be reported */
133
134
	.asciz	"cpuectlr_el1", ""

135
136
137
func cortex_a78_cpu_reg_dump
	adr	x6, cortex_a78_regs
	mrs	x8, CORTEX_A78_CPUECTLR_EL1
138
	ret
139
endfunc cortex_a78_cpu_reg_dump
140

141
142
143
declare_cpu_ops cortex_a78, CORTEX_A78_MIDR, \
	cortex_a78_reset_func, \
	cortex_a78_core_pwr_dwn