css_pm.c 10.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch_helpers.h>
32
#include <assert.h>
33
#include <cassert.h>
34
#include <css_pm.h>
35
36
37
38
39
#include <debug.h>
#include <errno.h>
#include <plat_arm.h>
#include <platform.h>
#include <platform_def.h>
40
#include "../drivers/scp/css_scp.h"
41

42
43
/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
#pragma weak plat_arm_psci_pm_ops
44

45
46
47
48
49
50
51
52
#if ARM_RECOM_STATE_ID_ENC
/*
 *  The table storing the valid idle power states. Ensure that the
 *  array entries are populated in ascending order of state-id to
 *  enable us to use binary search during power state validation.
 *  The table must be terminated by a NULL entry.
 */
const unsigned int arm_pm_idle_states[] = {
53
54
55
56
57
58
59
60
61
62
63
64
65
66
	/* State-id - 0x001 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
		ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
	/* State-id - 0x002 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
	/* State-id - 0x022 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
	/* State-id - 0x222 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
#endif
67
68
	0,
};
69
#endif /* __ARM_RECOM_STATE_ID_ENC__ */
70

71
72
73
74
75
76
77
/*
 * All the power management helpers in this file assume at least cluster power
 * level is supported.
 */
CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
		assert_max_pwr_lvl_supported_mismatch);

78
/*******************************************************************************
79
 * Handler called when a power domain is about to be turned on. The
80
81
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
82
int css_pwr_domain_on(u_register_t mpidr)
83
{
84
	css_scp_on(mpidr);
85
86
87
88

	return PSCI_E_SUCCESS;
}

89
90
static void css_pwr_domain_on_finisher_common(
		const psci_power_state_t *target_state)
91
{
92
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
93

94
95
96
97
	/*
	 * Perform the common cluster specific operations i.e enable coherency
	 * if this cluster was off.
	 */
98
	if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
99
		plat_arm_interconnect_enter_coherency();
100
}
101

102
103
104
105
106
107
108
109
110
111
112
113
/*******************************************************************************
 * Handler called when a power level has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from. This handler would never be invoked with
 * the system power domain uninitialized as either the primary would have taken
 * care of it as part of cold boot or the first core awakened from system
 * suspend would have already initialized it.
 ******************************************************************************/
void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
{
	/* Assert that the system power domain need not be initialized */
	assert(CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_RUN);
114

115
	css_pwr_domain_on_finisher_common(target_state);
116

117
118
119
	/* Program the gic per-cpu distributor or re-distributor interface */
	plat_arm_gic_pcpu_init();

120
	/* Enable the gic cpu interface */
121
	plat_arm_gic_cpuif_enable();
122
123
124
125
126
}

/*******************************************************************************
 * Common function called while turning a cpu off or suspending it. It is called
 * from css_off() or css_suspend() when these functions in turn are called for
127
128
 * power domain at the highest power level which will be powered down. It
 * performs the actions common to the OFF and SUSPEND calls.
129
 ******************************************************************************/
130
static void css_power_down_common(const psci_power_state_t *target_state)
131
132
{
	/* Prevent interrupts from spuriously waking up this cpu */
133
	plat_arm_gic_cpuif_disable();
134
135

	/* Cluster is to be turned off, so disable coherency */
136
	if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
137
		plat_arm_interconnect_exit_coherency();
138
139
140
}

/*******************************************************************************
141
142
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
143
 ******************************************************************************/
144
void css_pwr_domain_off(const psci_power_state_t *target_state)
145
{
146
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
147
	css_power_down_common(target_state);
148
	css_scp_off(target_state);
149
150
151
}

/*******************************************************************************
152
153
 * Handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
154
 ******************************************************************************/
155
void css_pwr_domain_suspend(const psci_power_state_t *target_state)
156
{
157
	/*
158
	 * CSS currently supports retention only at cpu level. Just return
159
160
	 * as nothing is to be done for retention.
	 */
161
	if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
162
163
		return;

164
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
165
	css_power_down_common(target_state);
166
	css_scp_suspend(target_state);
167
168
169
}

/*******************************************************************************
170
171
172
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
173
174
175
 * TODO: At the moment we reuse the on finisher and reinitialize the secure
 * context. Need to implement a separate suspend finisher.
 ******************************************************************************/
176
void css_pwr_domain_suspend_finish(
177
				const psci_power_state_t *target_state)
178
{
179
180
	/* Return as nothing is to be done on waking up from retention. */
	if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
181
182
		return;

183
184
185
186
187
	/* Perform system domain restore if woken up from system suspend */
	if (CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
		arm_system_pwr_domain_resume();
	else
		/* Enable the gic cpu interface */
188
		plat_arm_gic_cpuif_enable();
189
190

	css_pwr_domain_on_finisher_common(target_state);
191
192
193
194
195
}

/*******************************************************************************
 * Handlers to shutdown/reboot the system
 ******************************************************************************/
196
void __dead2 css_system_off(void)
197
{
198
	css_scp_sys_shutdown();
199
200
}

201
void __dead2 css_system_reset(void)
202
{
203
	css_scp_sys_reboot();
204
205
206
}

/*******************************************************************************
207
 * Handler called when the CPU power domain is about to enter standby.
208
 ******************************************************************************/
209
void css_cpu_standby(plat_local_state_t cpu_state)
210
211
212
{
	unsigned int scr;

213
214
	assert(cpu_state == ARM_LOCAL_STATE_RET);

215
	scr = read_scr_el3();
216
217
218
219
220
221
222
223
	/*
	 * Enable the Non secure interrupt to wake the CPU.
	 * In GICv3 affinity routing mode, the non secure group1 interrupts use
	 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
	 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
	 * routing mode.
	 */
	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
224
225
226
227
228
229
230
231
232
233
234
	isb();
	dsb();
	wfi();

	/*
	 * Restore SCR to the original value, synchronisation of scr_el3 is
	 * done by eret while el3_exit to save some execution cycles.
	 */
	write_scr_el3(scr);
}

235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
/*******************************************************************************
 * Handler called to return the 'req_state' for system suspend.
 ******************************************************************************/
void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
{
	unsigned int i;

	/*
	 * System Suspend is supported only if the system power domain node
	 * is implemented.
	 */
	assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2);

	for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
}

252
253
254
255
256
/*******************************************************************************
 * Handler to query CPU/cluster power states from SCP
 ******************************************************************************/
int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
{
257
	return css_scp_get_power_state(mpidr, power_level);
258
259
}

260
/*******************************************************************************
261
262
 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
 * platform will take care of registering the handlers with PSCI.
263
 ******************************************************************************/
264
plat_psci_ops_t plat_arm_psci_pm_ops = {
265
266
267
268
269
270
	.pwr_domain_on		= css_pwr_domain_on,
	.pwr_domain_on_finish	= css_pwr_domain_on_finish,
	.pwr_domain_off		= css_pwr_domain_off,
	.cpu_standby		= css_cpu_standby,
	.pwr_domain_suspend	= css_pwr_domain_suspend,
	.pwr_domain_suspend_finish	= css_pwr_domain_suspend_finish,
271
272
	.system_off		= css_system_off,
	.system_reset		= css_system_reset,
273
	.validate_power_state	= arm_validate_power_state,
274
275
	.validate_ns_entrypoint = arm_validate_ns_entrypoint,
	.get_node_hw_state	= css_node_hw_state
276
};