cci.c 4.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <arch.h>
8
#include <arch_helpers.h>
9
10
11
12
#include <assert.h>
#include <cci.h>
#include <debug.h>
#include <mmio.h>
13
#include <stdbool.h>
14
#include <stdint.h>
15

16
17
18
#define MAKE_CCI_PART_NUMBER(hi, lo)	(((hi) << 8) | (lo))
#define CCI_PART_LO_MASK		U(0xff)
#define CCI_PART_HI_MASK		U(0xf)
19
20
21
22
23
24
25
26
27
28
29
30

/* CCI part number codes read from Peripheral ID registers 0 and 1 */
#define CCI400_PART_NUM		0x420
#define CCI500_PART_NUM		0x422
#define CCI550_PART_NUM		0x423

#define CCI400_SLAVE_PORTS	5
#define CCI500_SLAVE_PORTS	7
#define CCI550_SLAVE_PORTS	7

static uintptr_t cci_base;
static const int *cci_slave_if_map;
31

32
#if ENABLE_ASSERTIONS
33
34
35
static unsigned int max_master_id;
static int cci_num_slave_ports;

36
static bool validate_cci_map(const int *map)
37
{
38
	unsigned int valid_cci_map = 0U;
39
	int slave_if_id;
40
	unsigned int i;
41
42

	/* Validate the map */
43
	for (i = 0U; i <= max_master_id; i++) {
44
45
46
47
48
		slave_if_id = map[i];

		if (slave_if_id < 0)
			continue;

49
		if (slave_if_id >= cci_num_slave_ports) {
50
			ERROR("Slave interface ID is invalid\n");
51
			return false;
52
53
		}

54
		if ((valid_cci_map & (1U << slave_if_id)) != 0U) {
55
			ERROR("Multiple masters are assigned same slave interface ID\n");
56
			return false;
57
		}
58
		valid_cci_map |= 1U << slave_if_id;
59
60
	}

61
	if (valid_cci_map == 0U) {
62
		ERROR("No master is assigned a valid slave interface\n");
63
		return false;
64
65
	}

66
	return true;
67
}
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87

/*
 * Read CCI part number from Peripheral ID registers
 */
static unsigned int read_cci_part_number(uintptr_t base)
{
	unsigned int part_lo, part_hi;

	part_lo = mmio_read_32(base + PERIPHERAL_ID0) & CCI_PART_LO_MASK;
	part_hi = mmio_read_32(base + PERIPHERAL_ID1) & CCI_PART_HI_MASK;

	return MAKE_CCI_PART_NUMBER(part_hi, part_lo);
}

/*
 * Identify a CCI device, and return the number of slaves. Return -1 for an
 * unidentified device.
 */
static int get_slave_ports(unsigned int part_num)
{
88
	int num_slave_ports = -1;
89
90
91

	switch (part_num) {

92
93
94
95
96
97
98
99
100
	case CCI400_PART_NUM:
		num_slave_ports = CCI400_SLAVE_PORTS;
		break;
	case CCI500_PART_NUM:
		num_slave_ports = CCI500_SLAVE_PORTS;
		break;
	case CCI550_PART_NUM:
		num_slave_ports = CCI550_SLAVE_PORTS;
		break;
101
	default:
102
103
		/* Do nothing in default case */
		break;
104
105
	}

106
	return num_slave_ports;
107
}
108
#endif /* ENABLE_ASSERTIONS */
109

110
void cci_init(uintptr_t base, const int *map, unsigned int num_cci_masters)
111
{
112
113
	assert(map != NULL);
	assert(base != 0U);
114

115
116
	cci_base = base;
	cci_slave_if_map = map;
117

118
#if ENABLE_ASSERTIONS
119
120
121
122
	/*
	 * Master Id's are assigned from zero, So in an array of size n
	 * the max master id is (n - 1).
	 */
123
	max_master_id = num_cci_masters - 1U;
124
125
126
	cci_num_slave_ports = get_slave_ports(read_cci_part_number(base));
#endif
	assert(cci_num_slave_ports >= 0);
127
128
129
130
131
132

	assert(validate_cci_map(map));
}

void cci_enable_snoop_dvm_reqs(unsigned int master_id)
{
133
	int slave_if_id = cci_slave_if_map[master_id];
134

135
136
	assert(master_id <= max_master_id);
	assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0));
137
	assert(cci_base != 0U);
138
139
140
141
142

	/*
	 * Enable Snoops and DVM messages, no need for Read/Modify/Write as
	 * rest of bits are write ignore
	 */
143
144
145
	mmio_write_32(cci_base +
		      SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG,
		      DVM_EN_BIT | SNOOP_EN_BIT);
146

147
148
149
150
	/*
	 * Wait for the completion of the write to the Snoop Control Register
	 * before testing the change_pending bit
	 */
151
	dsbish();
152

153
	/* Wait for the dust to settle down */
154
	while ((mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT) != 0U)
155
156
157
158
159
		;
}

void cci_disable_snoop_dvm_reqs(unsigned int master_id)
{
160
	int slave_if_id = cci_slave_if_map[master_id];
161

162
163
	assert(master_id <= max_master_id);
	assert((slave_if_id < cci_num_slave_ports) && (slave_if_id >= 0));
164
	assert(cci_base != 0U);
165
166
167
168
169

	/*
	 * Disable Snoops and DVM messages, no need for Read/Modify/Write as
	 * rest of bits are write ignore.
	 */
170
171
172
	mmio_write_32(cci_base +
		      SLAVE_IFACE_OFFSET(slave_if_id) + SNOOP_CTRL_REG,
		      ~(DVM_EN_BIT | SNOOP_EN_BIT));
173

174
175
176
177
	/*
	 * Wait for the completion of the write to the Snoop Control Register
	 * before testing the change_pending bit
	 */
178
	dsbish();
179

180
	/* Wait for the dust to settle down */
181
	while ((mmio_read_32(cci_base + STATUS_REG) & CHANGE_PENDING_BIT) != 0U)
182
183
184
		;
}