bl1.ld.S 4.18 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
11
12
13
14
/*
 * The .data section gets copied from ROM to RAM at runtime.
 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
 * aligned regions in it.
 * Its VMA must be page-aligned as it marks the first read/write page.
 */
#define DATA_ALIGN	16

15
#include <common/bl_common.ld.h>
16
#include <lib/xlat_tables/xlat_tables_defs.h>
17
18
19

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
20
ENTRY(bl1_entrypoint)
21
22

MEMORY {
23
24
    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
25
26
27
28
}

SECTIONS
{
29
    . = BL1_RO_BASE;
30
    ASSERT(. == ALIGN(PAGE_SIZE),
31
32
           "BL1_RO_BASE address is not aligned on a page boundary.")

33
34
35
36
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl1_entrypoint.o(.text*)
37
        *(SORT_BY_ALIGNMENT(.text*))
38
        *(.vectors)
39
        . = ALIGN(PAGE_SIZE);
40
41
42
        __TEXT_END__ = .;
     } >ROM

43
44
45
46
47
48
49
50
51
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >ROM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >ROM

52
53
    .rodata . : {
        __RODATA_START__ = .;
54
        *(SORT_BY_ALIGNMENT(.rodata*))
55

56
	RODATA_COMMON
57
58
59
60
61

        /*
         * No need to pad out the .rodata section to a page boundary. Next is
         * the .data section, which can mapped in ROM with the same memory
         * attributes as the .rodata section.
62
63
64
65
         *
         * Pad out to 16 bytes though as .data section needs to be 16 byte
         * aligned and lld does not align the LMA to the aligment specified
         * on the .data section.
66
67
         */
        __RODATA_END__ = .;
68
         . = ALIGN(16);
69
70
    } >ROM
#else
71
    ro . : {
72
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
73
        *bl1_entrypoint.o(.text*)
74
75
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
76

77
	RODATA_COMMON
78

Achin Gupta's avatar
Achin Gupta committed
79
        *(.vectors)
80
        __RO_END__ = .;
81
82
83
84
85
86
87

        /*
         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
         * lld does not align the LMA to the aligment specified on the .data
         * section.
         */
         . = ALIGN(16);
88
    } >ROM
89
#endif
90

91
92
93
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

94
    . = BL1_RW_BASE;
95
    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
96
97
           "BL1_RW_BASE address is not aligned on a page boundary.")

98
99
100
    DATA_SECTION >RAM AT>ROM
    __DATA_RAM_START__ = __DATA_START__;
    __DATA_RAM_END__ = __DATA_END__;
101

102
    STACK_SECTION >RAM
103
    BSS_SECTION >RAM
104
    XLAT_TABLE_SECTION >RAM
105

106
#if USE_COHERENT_MEM
107
108
109
110
111
112
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
113
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
114
        __COHERENT_RAM_START__ = .;
115
        *(tzfw_coherent_mem)
116
117
118
119
120
121
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
122
        . = ALIGN(PAGE_SIZE);
123
        __COHERENT_RAM_END__ = .;
124
    } >RAM
125
#endif
126

127
128
129
130
131
    __BL1_RAM_START__ = ADDR(.data);
    __BL1_RAM_END__ = .;

    __DATA_ROM_START__ = LOADADDR(.data);
    __DATA_SIZE__ = SIZEOF(.data);
132

133
134
    /*
     * The .data section is the last PROGBITS section so its end marks the end
135
     * of BL1's actual content in Trusted ROM.
136
     */
137
138
139
    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
           "BL1's ROM content has exceeded its limit.")
140

141
    __BSS_SIZE__ = SIZEOF(.bss);
142

143
#if USE_COHERENT_MEM
144
145
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
146
#endif
147

148
    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
149
}