bl2.ld.S 3.02 KB
Newer Older
1
/*
Louis Mayencourt's avatar
Louis Mayencourt committed
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <common/bl_common.ld.h>
8
#include <lib/xlat_tables/xlat_tables_defs.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
ENTRY(bl2_entrypoint)
13
14

MEMORY {
15
    RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE
16
17
18
19
20
21
}


SECTIONS
{
    . = BL2_BASE;
22
    ASSERT(. == ALIGN(PAGE_SIZE),
23
           "BL2_BASE address is not aligned on a page boundary.")
24

25
26
27
28
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl2_entrypoint.o(.text*)
29
        *(SORT_BY_ALIGNMENT(.text*))
30
        *(.vectors)
31
        . = ALIGN(PAGE_SIZE);
32
33
34
        __TEXT_END__ = .;
     } >RAM

35
36
37
38
39
40
41
42
43
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >RAM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >RAM

44
45
    .rodata . : {
        __RODATA_START__ = .;
46
        *(SORT_BY_ALIGNMENT(.rodata*))
47

48
	RODATA_COMMON
49

50
        . = ALIGN(PAGE_SIZE);
51
52
53
        __RODATA_END__ = .;
    } >RAM
#else
54
55
    ro . : {
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
56
        *bl2_entrypoint.o(.text*)
57
58
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
59

60
	RODATA_COMMON
61

Achin Gupta's avatar
Achin Gupta committed
62
        *(.vectors)
63
64
65
66
67
68
        __RO_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked as
         * read-only, executable.  No RW data from the next section must
         * creep in.  Ensure the rest of the current memory page is unused.
         */
69
        . = ALIGN(PAGE_SIZE);
70
        __RO_END__ = .;
71
    } >RAM
72
#endif
73

74
75
76
77
78
79
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

80
    DATA_SECTION >RAM
81
    STACK_SECTION >RAM
82
    BSS_SECTION >RAM
83
    XLAT_TABLE_SECTION >RAM
84

85
#if USE_COHERENT_MEM
86
87
88
89
90
91
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
92
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
93
94
95
96
97
98
99
100
        __COHERENT_RAM_START__ = .;
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
101
        . = ALIGN(PAGE_SIZE);
102
        __COHERENT_RAM_END__ = .;
103
    } >RAM
104
#endif
105

106
107
108
109
110
    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
111
    __BL2_END__ = .;
112

113
    __BSS_SIZE__ = SIZEOF(.bss);
114
115

#if USE_COHERENT_MEM
116
117
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
118
#endif
119
120

    ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.")
121
}