tegra_def.h 5.38 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4
 *
dp-arm's avatar
dp-arm committed
5
 * SPDX-License-Identifier: BSD-3-Clause
6
7
 */

8
9
#ifndef TEGRA_DEF_H
#define TEGRA_DEF_H
10

11
#include <lib/utils_def.h>
12

anzhou's avatar
anzhou committed
13
14
15
16
17
/*******************************************************************************
 * Platform BL31 specific defines.
 ******************************************************************************/
#define BL31_SIZE			U(0x40000)

18
19
20
21
/*******************************************************************************
 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call as the `state-id` field in the 'power state' parameter.
 ******************************************************************************/
22
#define PSTATE_ID_SOC_POWERDN	U(0xD)
23

24
25
26
27
28
29
/*******************************************************************************
 * Platform power states (used by PSCI framework)
 *
 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
 ******************************************************************************/
30
31
#define PLAT_MAX_RET_STATE		U(1)
#define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
32

33
34
35
36
37
38
/*******************************************************************************
 * Chip specific page table and MMU setup constants
 ******************************************************************************/
#define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 35)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 35)

39
40
41
/*******************************************************************************
 * GIC memory map
 ******************************************************************************/
42
43
#define TEGRA_GICD_BASE			U(0x50041000)
#define TEGRA_GICC_BASE			U(0x50042000)
44
45
46
47

/*******************************************************************************
 * Tegra micro-seconds timer constants
 ******************************************************************************/
48
49
#define TEGRA_TMRUS_BASE		U(0x60005010)
#define TEGRA_TMRUS_SIZE		U(0x1000)
50
51
52
53

/*******************************************************************************
 * Tegra Clock and Reset Controller constants
 ******************************************************************************/
54
#define TEGRA_CAR_RESET_BASE		U(0x60006000)
55
#define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
56
#define TEGRA_GPU_RESET_GPU_SET_OFFSET	U(0x290)
57
#define  GPU_RESET_BIT			(U(1) << 24)
58
#define  GPU_SET_BIT			(U(1) << 24)
59
60
61
62

/*******************************************************************************
 * Tegra Flow Controller constants
 ******************************************************************************/
63
#define TEGRA_FLOWCTRL_BASE		U(0x60007000)
64
65
66
67

/*******************************************************************************
 * Tegra Secure Boot Controller constants
 ******************************************************************************/
68
#define TEGRA_SB_BASE			U(0x6000C200)
69
70
71
72

/*******************************************************************************
 * Tegra Exception Vectors constants
 ******************************************************************************/
73
#define TEGRA_EVP_BASE			U(0x6000F000)
74

75
76
77
/*******************************************************************************
 * Tegra Miscellaneous register constants
 ******************************************************************************/
78
79
#define TEGRA_MISC_BASE			U(0x70000000)
#define  HARDWARE_REVISION_OFFSET	U(0x804)
80

81
82
83
/*******************************************************************************
 * Tegra UART controller base addresses
 ******************************************************************************/
84
85
86
87
88
#define TEGRA_UARTA_BASE		U(0x70006000)
#define TEGRA_UARTB_BASE		U(0x70006040)
#define TEGRA_UARTC_BASE		U(0x70006200)
#define TEGRA_UARTD_BASE		U(0x70006300)
#define TEGRA_UARTE_BASE		U(0x70006400)
89

90
91
92
/*******************************************************************************
 * Tegra Power Mgmt Controller constants
 ******************************************************************************/
93
#define TEGRA_PMC_BASE			U(0x7000E400)
94
95
96
97

/*******************************************************************************
 * Tegra Memory Controller constants
 ******************************************************************************/
98
#define TEGRA_MC_BASE			U(0x70019000)
99

100
101
102
/* Memory Controller Interrupt Status */
#define MC_INTSTATUS			0x00U

103
/* TZDRAM carveout configuration registers */
104
105
106
#define MC_SECURITY_CFG0_0		U(0x70)
#define MC_SECURITY_CFG1_0		U(0x74)
#define MC_SECURITY_CFG3_0		U(0x9BC)
107
108

/* Video Memory carveout configuration registers */
109
110
111
#define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
#define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
#define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
112
113
#define MC_VIDEO_PROTECT_REG_CTRL	U(0x650)
#define MC_VIDEO_PROTECT_WRITE_ACCESS_ENABLED	U(3)
114

115
116
117
/*******************************************************************************
 * Tegra TZRAM constants
 ******************************************************************************/
118
119
#define TEGRA_TZRAM_BASE		U(0x7C010000)
#define TEGRA_TZRAM_SIZE		U(0x10000)
120

121
122
123
124
125
126
/*******************************************************************************
 * Tegra DRAM memory base address
 ******************************************************************************/
#define TEGRA_DRAM_BASE			ULL(0x80000000)
#define TEGRA_DRAM_END			ULL(0x27FFFFFFF)

127
#endif /* TEGRA_DEF_H */