tsp_interrupt.c 5.74 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch_helpers.h>
#include <assert.h>
#include <debug.h>
#include <platform.h>
35
#include <platform_def.h>
36
37
#include <tsp.h>
#include "tsp_private.h"
38
39

/*******************************************************************************
40
41
42
43
44
45
46
47
48
 * This function updates the TSP statistics for S-EL1 interrupts handled
 * synchronously i.e the ones that have been handed over by the TSPD. It also
 * keeps count of the number of times control was passed back to the TSPD
 * after handling the interrupt. In the future it will be possible that the
 * TSPD hands over an S-EL1 interrupt to the TSP but does not expect it to
 * return execution. This statistic will be useful to distinguish between these
 * two models of synchronous S-EL1 interrupt handling. The 'elr_el3' parameter
 * contains the address of the instruction in normal world where this S-EL1
 * interrupt was generated.
49
 ******************************************************************************/
50
void tsp_update_sync_sel1_intr_stats(uint32_t type, uint64_t elr_el3)
51
{
52
	uint32_t linear_id = plat_my_core_pos();
53

54
55
56
	tsp_stats[linear_id].sync_sel1_intr_count++;
	if (type == TSP_HANDLE_SEL1_INTR_AND_RETURN)
		tsp_stats[linear_id].sync_sel1_intr_ret_count++;
57

Dan Handley's avatar
Dan Handley committed
58
#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
59
	spin_lock(&console_lock);
60
	VERBOSE("TSP: cpu 0x%lx sync s-el1 interrupt request from 0x%lx\n",
61
		read_mpidr(), elr_el3);
62
63
	VERBOSE("TSP: cpu 0x%lx: %d sync s-el1 interrupt requests,"
		" %d sync s-el1 interrupt returns\n",
64
		read_mpidr(),
65
66
		tsp_stats[linear_id].sync_sel1_intr_count,
		tsp_stats[linear_id].sync_sel1_intr_ret_count);
67
	spin_unlock(&console_lock);
Dan Handley's avatar
Dan Handley committed
68
#endif
69
70
}

71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
/******************************************************************************
 * This function is invoked when a non S-EL1 interrupt is received and causes
 * the preemption of TSP. This function returns TSP_PREEMPTED and results
 * in the control being handed over to EL3 for handling the interrupt.
 *****************************************************************************/
int32_t tsp_handle_preemption(void)
{
	uint32_t linear_id = plat_my_core_pos();

	tsp_stats[linear_id].preempt_intr_count++;
#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
	spin_lock(&console_lock);
	VERBOSE("TSP: cpu 0x%lx: %d preempt interrupt requests\n",
		read_mpidr(), tsp_stats[linear_id].preempt_intr_count);
	spin_unlock(&console_lock);
#endif
	return TSP_PREEMPTED;
}

90
/*******************************************************************************
91
92
93
94
95
 * TSP interrupt handler is called as a part of both synchronous and
 * asynchronous handling of TSP interrupts. Currently the physical timer
 * interrupt is the only S-EL1 interrupt that this handler expects. It returns
 * 0 upon successfully handling the expected interrupt and all other
 * interrupts are treated as normal world or EL3 interrupts.
96
 ******************************************************************************/
97
int32_t tsp_common_int_handler(void)
98
{
99
	uint32_t linear_id = plat_my_core_pos(), id;
100
101
102
103
104

	/*
	 * Get the highest priority pending interrupt id and see if it is the
	 * secure physical generic timer interrupt in which case, handle it.
	 * Otherwise throw this interrupt at the EL3 firmware.
105
106
107
108
109
	 *
	 * There is a small time window between reading the highest priority
	 * pending interrupt and acknowledging it during which another
	 * interrupt of higher priority could become the highest pending
	 * interrupt. This is not expected to happen currently for TSP.
110
	 */
111
	id = plat_ic_get_pending_interrupt_id();
112
113

	/* TSP can only handle the secure physical timer interrupt */
114
	if (id != TSP_IRQ_SEC_PHY_TIMER)
115
		return tsp_handle_preemption();
116
117

	/*
118
119
	 * Acknowledge and handle the secure timer interrupt. Also sanity check
	 * if it has been preempted by another interrupt through an assertion.
120
	 */
121
	id = plat_ic_acknowledge_interrupt();
122
	assert(id == TSP_IRQ_SEC_PHY_TIMER);
123
	tsp_generic_timer_handler();
124
	plat_ic_end_of_interrupt(id);
125
126

	/* Update the statistics and print some messages */
127
	tsp_stats[linear_id].sel1_intr_count++;
Dan Handley's avatar
Dan Handley committed
128
#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
129
	spin_lock(&console_lock);
130
	VERBOSE("TSP: cpu 0x%lx handled S-EL1 interrupt %d\n",
131
	       read_mpidr(), id);
132
133
	VERBOSE("TSP: cpu 0x%lx: %d S-EL1 requests\n",
	     read_mpidr(), tsp_stats[linear_id].sel1_intr_count);
134
	spin_unlock(&console_lock);
Dan Handley's avatar
Dan Handley committed
135
#endif
136
137
	return 0;
}