tsp_entrypoint.S 12.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <arch.h>
8
#include <asm_macros.S>
9
10
11
#include <bl32/tsp/tsp.h>
#include <lib/xlat_tables/xlat_tables_defs.h>

12
#include "../tsp_private.h"
13
14
15


	.globl	tsp_entrypoint
16
	.globl  tsp_vector_table
17

18
19


20
21
22
23
24
25
26
27
28
29
30
31
32
	/* ---------------------------------------------
	 * Populate the params in x0-x7 from the pointer
	 * to the smc args structure in x0.
	 * ---------------------------------------------
	 */
	.macro restore_args_call_smc
	ldp	x6, x7, [x0, #TSP_ARG6]
	ldp	x4, x5, [x0, #TSP_ARG4]
	ldp	x2, x3, [x0, #TSP_ARG2]
	ldp	x0, x1, [x0, #TSP_ARG0]
	smc	#0
	.endm

33
34
35
36
37
38
39
40
41
42
43
44
45
46
	.macro	save_eret_context reg1 reg2
	mrs	\reg1, elr_el1
	mrs	\reg2, spsr_el1
	stp	\reg1, \reg2, [sp, #-0x10]!
	stp	x30, x18, [sp, #-0x10]!
	.endm

	.macro restore_eret_context reg1 reg2
	ldp	x30, x18, [sp], #0x10
	ldp	\reg1, \reg2, [sp], #0x10
	msr	elr_el1, \reg1
	msr	spsr_el1, \reg2
	.endm

47
func tsp_entrypoint _align=3
48
49
50
51
52

	/* ---------------------------------------------
	 * Set the exception vector to something sane.
	 * ---------------------------------------------
	 */
53
	adr	x0, tsp_exceptions
54
	msr	vbar_el1, x0
55
56
57
58
59
60
61
62
	isb

	/* ---------------------------------------------
	 * Enable the SError interrupt now that the
	 * exception vectors have been setup.
	 * ---------------------------------------------
	 */
	msr	daifclr, #DAIF_ABT_BIT
63
64

	/* ---------------------------------------------
65
	 * Enable the instruction cache, stack pointer
66
67
	 * and data access alignment checks and disable
	 * speculative loads.
68
69
	 * ---------------------------------------------
	 */
70
	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
71
	mrs	x0, sctlr_el1
72
	orr	x0, x0, x1
73
	bic	x0, x0, #SCTLR_DSSBS_BIT
74
75
76
	msr	sctlr_el1, x0
	isb

77
78
79
80
81
82
83
84
85
86
87
88
89
90
	/* ---------------------------------------------
	 * Invalidate the RW memory used by the BL32
	 * image. This includes the data and NOBITS
	 * sections. This is done to safeguard against
	 * possible corruption of this memory by dirty
	 * cache lines in a system cache as a result of
	 * use by an earlier boot loader stage.
	 * ---------------------------------------------
	 */
	adr	x0, __RW_START__
	adr	x1, __RW_END__
	sub	x1, x1, x0
	bl	inv_dcache_range

91
92
93
94
95
96
97
98
	/* ---------------------------------------------
	 * Zero out NOBITS sections. There are 2 of them:
	 *   - the .bss section;
	 *   - the coherent memory section.
	 * ---------------------------------------------
	 */
	ldr	x0, =__BSS_START__
	ldr	x1, =__BSS_SIZE__
99
	bl	zeromem
100

101
#if USE_COHERENT_MEM
102
103
	ldr	x0, =__COHERENT_RAM_START__
	ldr	x1, =__COHERENT_RAM_UNALIGNED_SIZE__
104
	bl	zeromem
105
#endif
106
107

	/* --------------------------------------------
108
109
110
111
112
	 * Allocate a stack whose memory will be marked
	 * as Normal-IS-WBWA when the MMU is enabled.
	 * There is no risk of reading stale stack
	 * memory after enabling the MMU as only the
	 * primary cpu is running at the moment.
113
114
	 * --------------------------------------------
	 */
115
	bl	plat_set_my_stack
116

117
118
119
120
121
122
123
124
125
	/* ---------------------------------------------
	 * Initialize the stack protector canary before
	 * any C code is called.
	 * ---------------------------------------------
	 */
#if STACK_PROTECTOR_ENABLED
	bl	update_stack_protector_canary
#endif

126
	/* ---------------------------------------------
127
	 * Perform TSP setup
128
129
	 * ---------------------------------------------
	 */
130
131
132
133
134
135
136
137
138
	bl	tsp_setup

	/* ---------------------------------------------
	 * Enable pointer authentication
	 * ---------------------------------------------
	 */
#if ENABLE_PAUTH
	mrs	x0, sctlr_el1
	orr	x0, x0, #SCTLR_EnIA_BIT
139
140
141
142
143
144
145
#if ENABLE_BTI
	/* ---------------------------------------------
	 * Enable PAC branch type compatibility
	 * ---------------------------------------------
	 */
	bic	x0, x0, #(SCTLR_BT0_BIT | SCTLR_BT1_BIT)
#endif	/* ENABLE_BTI */
146
147
148
	msr	sctlr_el1, x0
	isb
#endif /* ENABLE_PAUTH */
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165

	/* ---------------------------------------------
	 * Jump to main function.
	 * ---------------------------------------------
	 */
	bl	tsp_main

	/* ---------------------------------------------
	 * Tell TSPD that we are done initialising
	 * ---------------------------------------------
	 */
	mov	x1, x0
	mov	x0, #TSP_ENTRY_DONE
	smc	#0

tsp_entrypoint_panic:
	b	tsp_entrypoint_panic
166
endfunc tsp_entrypoint
167

168
169
170
171
172
173

	/* -------------------------------------------
	 * Table of entrypoint vectors provided to the
	 * TSPD for the various entrypoints
	 * -------------------------------------------
	 */
174
vector_base tsp_vector_table
175
	b	tsp_yield_smc_entry
176
177
178
179
180
	b	tsp_fast_smc_entry
	b	tsp_cpu_on_entry
	b	tsp_cpu_off_entry
	b	tsp_cpu_resume_entry
	b	tsp_cpu_suspend_entry
181
	b	tsp_sel1_intr_entry
182
183
	b	tsp_system_off_entry
	b	tsp_system_reset_entry
184
	b	tsp_abort_yield_smc_entry
185

186
187
188
189
190
191
192
193
194
195
	/*---------------------------------------------
	 * This entrypoint is used by the TSPD when this
	 * cpu is to be turned off through a CPU_OFF
	 * psci call to ask the TSP to perform any
	 * bookeeping necessary. In the current
	 * implementation, the TSPD expects the TSP to
	 * re-initialise its state so nothing is done
	 * here except for acknowledging the request.
	 * ---------------------------------------------
	 */
196
func tsp_cpu_off_entry
197
198
	bl	tsp_cpu_off_main
	restore_args_call_smc
199
endfunc tsp_cpu_off_entry
200

201
202
203
204
205
206
207
208
209
210
	/*---------------------------------------------
	 * This entrypoint is used by the TSPD when the
	 * system is about to be switched off (through
	 * a SYSTEM_OFF psci call) to ask the TSP to
	 * perform any necessary bookkeeping.
	 * ---------------------------------------------
	 */
func tsp_system_off_entry
	bl	tsp_system_off_main
	restore_args_call_smc
211
endfunc tsp_system_off_entry
212
213
214
215
216
217
218
219
220
221
222

	/*---------------------------------------------
	 * This entrypoint is used by the TSPD when the
	 * system is about to be reset (through a
	 * SYSTEM_RESET psci call) to ask the TSP to
	 * perform any necessary bookkeeping.
	 * ---------------------------------------------
	 */
func tsp_system_reset_entry
	bl	tsp_system_reset_main
	restore_args_call_smc
223
endfunc tsp_system_reset_entry
224

225
226
227
228
229
230
231
232
233
234
235
	/*---------------------------------------------
	 * This entrypoint is used by the TSPD when this
	 * cpu is turned on using a CPU_ON psci call to
	 * ask the TSP to initialise itself i.e. setup
	 * the mmu, stacks etc. Minimal architectural
	 * state will be initialised by the TSPD when
	 * this function is entered i.e. Caches and MMU
	 * will be turned off, the execution state
	 * will be aarch64 and exceptions masked.
	 * ---------------------------------------------
	 */
236
func tsp_cpu_on_entry
237
238
239
240
	/* ---------------------------------------------
	 * Set the exception vector to something sane.
	 * ---------------------------------------------
	 */
241
	adr	x0, tsp_exceptions
242
	msr	vbar_el1, x0
243
244
245
246
	isb

	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT
247
248

	/* ---------------------------------------------
249
250
	 * Enable the instruction cache, stack pointer
	 * and data access alignment checks
251
252
	 * ---------------------------------------------
	 */
253
	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
254
	mrs	x0, sctlr_el1
255
	orr	x0, x0, x1
256
257
258
259
	msr	sctlr_el1, x0
	isb

	/* --------------------------------------------
260
261
262
	 * Give ourselves a stack whose memory will be
	 * marked as Normal-IS-WBWA when the MMU is
	 * enabled.
263
264
	 * --------------------------------------------
	 */
265
	bl	plat_set_my_stack
266

267
	/* --------------------------------------------
268
	 * Enable MMU and D-caches together.
269
	 * --------------------------------------------
270
	 */
271
	mov	x0, #0
272
	bl	bl32_plat_enable_mmu
273
274
275
276
277
278
279
280
281
282
283
284

	/* ---------------------------------------------
	 * Enter C runtime to perform any remaining
	 * book keeping
	 * ---------------------------------------------
	 */
	bl	tsp_cpu_on_main
	restore_args_call_smc

	/* Should never reach here */
tsp_cpu_on_entry_panic:
	b	tsp_cpu_on_entry_panic
285
endfunc tsp_cpu_on_entry
286
287
288
289
290
291
292
293
294
295

	/*---------------------------------------------
	 * This entrypoint is used by the TSPD when this
	 * cpu is to be suspended through a CPU_SUSPEND
	 * psci call to ask the TSP to perform any
	 * bookeeping necessary. In the current
	 * implementation, the TSPD saves and restores
	 * the EL1 state.
	 * ---------------------------------------------
	 */
296
func tsp_cpu_suspend_entry
297
298
	bl	tsp_cpu_suspend_main
	restore_args_call_smc
299
endfunc tsp_cpu_suspend_entry
300

301
	/*-------------------------------------------------
302
	 * This entrypoint is used by the TSPD to pass
303
304
305
306
307
308
309
	 * control for `synchronously` handling a S-EL1
	 * Interrupt which was triggered while executing
	 * in normal world. 'x0' contains a magic number
	 * which indicates this. TSPD expects control to
	 * be handed back at the end of interrupt
	 * processing. This is done through an SMC.
	 * The handover agreement is:
310
311
312
313
314
315
316
317
318
319
320
	 *
	 * 1. PSTATE.DAIF are set upon entry. 'x1' has
	 *    the ELR_EL3 from the non-secure state.
	 * 2. TSP has to preserve the callee saved
	 *    general purpose registers, SP_EL1/EL0 and
	 *    LR.
	 * 3. TSP has to preserve the system and vfp
	 *    registers (if applicable).
	 * 4. TSP can use 'x0-x18' to enable its C
	 *    runtime.
	 * 5. TSP returns to TSPD using an SMC with
321
322
	 *    'x0' = TSP_HANDLED_S_EL1_INTR
	 * ------------------------------------------------
323
	 */
324
func	tsp_sel1_intr_entry
325
#if DEBUG
326
	mov_imm	x2, TSP_HANDLE_SEL1_INTR_AND_RETURN
327
	cmp	x0, x2
328
	b.ne	tsp_sel1_int_entry_panic
329
#endif
330
	/*-------------------------------------------------
331
332
	 * Save any previous context needed to perform
	 * an exception return from S-EL1 e.g. context
333
334
335
	 * from a previous Non secure Interrupt.
	 * Update statistics and handle the S-EL1
	 * interrupt before returning to the TSPD.
336
337
338
	 * IRQ/FIQs are not enabled since that will
	 * complicate the implementation. Execution
	 * will be transferred back to the normal world
339
340
341
342
343
344
345
346
	 * in any case. The handler can return 0
	 * if the interrupt was handled or TSP_PREEMPTED
	 * if the expected interrupt was preempted
	 * by an interrupt that should be handled in EL3
	 * e.g. Group 0 interrupt in GICv3. In both
	 * the cases switch to EL3 using SMC with id
	 * TSP_HANDLED_S_EL1_INTR. Any other return value
	 * from the handler will result in panic.
347
	 * ------------------------------------------------
348
349
	 */
	save_eret_context x2 x3
350
351
	bl	tsp_update_sync_sel1_intr_stats
	bl	tsp_common_int_handler
352
353
354
355
356
357
358
359
360
361
	/* Check if the S-EL1 interrupt has been handled */
	cbnz	x0, tsp_sel1_intr_check_preemption
	b	tsp_sel1_intr_return
tsp_sel1_intr_check_preemption:
	/* Check if the S-EL1 interrupt has been preempted */
	mov_imm	x1, TSP_PREEMPTED
	cmp	x0, x1
	b.ne	tsp_sel1_int_entry_panic
tsp_sel1_intr_return:
	mov_imm	x0, TSP_HANDLED_S_EL1_INTR
362
363
364
	restore_eret_context x2 x3
	smc	#0

365
	/* Should never reach here */
366
tsp_sel1_int_entry_panic:
367
	no_ret	plat_panic_handler
368
endfunc tsp_sel1_intr_entry
369

370
371
372
373
374
375
376
377
378
379
	/*---------------------------------------------
	 * This entrypoint is used by the TSPD when this
	 * cpu resumes execution after an earlier
	 * CPU_SUSPEND psci call to ask the TSP to
	 * restore its saved context. In the current
	 * implementation, the TSPD saves and restores
	 * EL1 state so nothing is done here apart from
	 * acknowledging the request.
	 * ---------------------------------------------
	 */
380
func tsp_cpu_resume_entry
381
382
	bl	tsp_cpu_resume_main
	restore_args_call_smc
383
384

	/* Should never reach here */
385
	no_ret	plat_panic_handler
386
endfunc tsp_cpu_resume_entry
387
388
389
390
391
392

	/*---------------------------------------------
	 * This entrypoint is used by the TSPD to ask
	 * the TSP to service a fast smc request.
	 * ---------------------------------------------
	 */
393
func tsp_fast_smc_entry
394
	bl	tsp_smc_handler
395
	restore_args_call_smc
396
397

	/* Should never reach here */
398
	no_ret	plat_panic_handler
399
endfunc tsp_fast_smc_entry
400

401
402
	/*---------------------------------------------
	 * This entrypoint is used by the TSPD to ask
403
	 * the TSP to service a Yielding SMC request.
404
405
406
407
	 * We will enable preemption during execution
	 * of tsp_smc_handler.
	 * ---------------------------------------------
	 */
408
func tsp_yield_smc_entry
409
410
411
412
	msr	daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
	bl	tsp_smc_handler
	msr	daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
	restore_args_call_smc
413
414

	/* Should never reach here */
415
	no_ret	plat_panic_handler
416
endfunc tsp_yield_smc_entry
417
418

	/*---------------------------------------------------------------------
419
	 * This entrypoint is used by the TSPD to abort a pre-empted Yielding
420
421
422
423
	 * SMC. It could be on behalf of non-secure world or because a CPU
	 * suspend/CPU off request needs to abort the preempted SMC.
	 * --------------------------------------------------------------------
	 */
424
func tsp_abort_yield_smc_entry
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442

	/*
	 * Exceptions masking is already done by the TSPD when entering this
	 * hook so there is no need to do it here.
	 */

	/* Reset the stack used by the pre-empted SMC */
	bl	plat_set_my_stack

	/*
	 * Allow some cleanup such as releasing locks.
	 */
	bl	tsp_abort_smc_handler

	restore_args_call_smc

	/* Should never reach here */
	bl	plat_panic_handler
443
endfunc tsp_abort_yield_smc_entry