css_pm.c 12.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <assert.h>
8

9
#include <platform_def.h>
10
11
12

#include <arch_helpers.h>
#include <common/debug.h>
13
#include <drivers/arm/css/css_scp.h>
14
#include <lib/cassert.h>
15
16
#include <plat/arm/common/plat_arm.h>
#include <plat/arm/css/common/css_pm.h>
17

18
19
/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
#pragma weak plat_arm_psci_pm_ops
20

21
22
23
24
25
26
27
28
#if ARM_RECOM_STATE_ID_ENC
/*
 *  The table storing the valid idle power states. Ensure that the
 *  array entries are populated in ascending order of state-id to
 *  enable us to use binary search during power state validation.
 *  The table must be terminated by a NULL entry.
 */
const unsigned int arm_pm_idle_states[] = {
29
30
31
32
33
34
35
36
37
38
39
40
41
42
	/* State-id - 0x001 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
		ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
	/* State-id - 0x002 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
	/* State-id - 0x022 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
	/* State-id - 0x222 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
#endif
43
44
	0,
};
45
#endif /* __ARM_RECOM_STATE_ID_ENC__ */
46

47
48
49
50
51
52
53
/*
 * All the power management helpers in this file assume at least cluster power
 * level is supported.
 */
CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
		assert_max_pwr_lvl_supported_mismatch);

54
55
56
57
58
59
60
/*
 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
 * assumed by the CSS layer.
 */
CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
		assert_max_pwr_lvl_higher_than_css_sys_lvl);

61
/*******************************************************************************
62
 * Handler called when a power domain is about to be turned on. The
63
64
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
65
int css_pwr_domain_on(u_register_t mpidr)
66
{
67
	css_scp_on(mpidr);
68
69
70
71

	return PSCI_E_SUCCESS;
}

72
73
static void css_pwr_domain_on_finisher_common(
		const psci_power_state_t *target_state)
74
{
75
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
76

77
78
79
80
	/*
	 * Perform the common cluster specific operations i.e enable coherency
	 * if this cluster was off.
	 */
81
	if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
82
		plat_arm_interconnect_enter_coherency();
83
}
84

85
86
87
88
89
90
91
92
93
94
95
/*******************************************************************************
 * Handler called when a power level has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from. This handler would never be invoked with
 * the system power domain uninitialized as either the primary would have taken
 * care of it as part of cold boot or the first core awakened from system
 * suspend would have already initialized it.
 ******************************************************************************/
void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
{
	/* Assert that the system power domain need not be initialized */
96
	assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
97

98
99
100
101
102
103
104
105
106
107
	css_pwr_domain_on_finisher_common(target_state);
}

/*******************************************************************************
 * Handler called when a power domain has just been powered on and the cpu
 * and its cluster are fully participating in coherent transaction on the
 * interconnect. Data cache must be enabled for CPU at this point.
 ******************************************************************************/
void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state)
{
108
109
110
	/* Program the gic per-cpu distributor or re-distributor interface */
	plat_arm_gic_pcpu_init();

111
112
	/* Enable the gic cpu interface */
	plat_arm_gic_cpuif_enable();
113
114
115
116
117
}

/*******************************************************************************
 * Common function called while turning a cpu off or suspending it. It is called
 * from css_off() or css_suspend() when these functions in turn are called for
118
119
 * power domain at the highest power level which will be powered down. It
 * performs the actions common to the OFF and SUSPEND calls.
120
 ******************************************************************************/
121
static void css_power_down_common(const psci_power_state_t *target_state)
122
123
{
	/* Prevent interrupts from spuriously waking up this cpu */
124
	plat_arm_gic_cpuif_disable();
125
126

	/* Cluster is to be turned off, so disable coherency */
127
	if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
128
		plat_arm_interconnect_exit_coherency();
129
130
131
}

/*******************************************************************************
132
133
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
134
 ******************************************************************************/
135
void css_pwr_domain_off(const psci_power_state_t *target_state)
136
{
137
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
138
	css_power_down_common(target_state);
139
	css_scp_off(target_state);
140
141
142
}

/*******************************************************************************
143
144
 * Handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
145
 ******************************************************************************/
146
void css_pwr_domain_suspend(const psci_power_state_t *target_state)
147
{
148
	/*
149
	 * CSS currently supports retention only at cpu level. Just return
150
151
	 * as nothing is to be done for retention.
	 */
152
	if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
153
154
		return;

155

156
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
157
	css_power_down_common(target_state);
158
159

	/* Perform system domain state saving if issuing system suspend */
160
	if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
161
162
163
164
165
166
		arm_system_pwr_domain_save();

		/* Power off the Redistributor after having saved its context */
		plat_arm_gic_redistif_off();
	}

167
	css_scp_suspend(target_state);
168
169
170
}

/*******************************************************************************
171
172
173
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
174
175
176
 * TODO: At the moment we reuse the on finisher and reinitialize the secure
 * context. Need to implement a separate suspend finisher.
 ******************************************************************************/
177
void css_pwr_domain_suspend_finish(
178
				const psci_power_state_t *target_state)
179
{
180
181
	/* Return as nothing is to be done on waking up from retention. */
	if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
182
183
		return;

184
	/* Perform system domain restore if woken up from system suspend */
185
	if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF)
186
187
188
189
190
		/*
		 * At this point, the Distributor must be powered on to be ready
		 * to have its state restored. The Redistributor will be powered
		 * on as part of gicv3_rdistif_init_restore.
		 */
191
192
193
		arm_system_pwr_domain_resume();

	css_pwr_domain_on_finisher_common(target_state);
194
195
196

	/* Enable the gic cpu interface */
	plat_arm_gic_cpuif_enable();
197
198
199
200
201
}

/*******************************************************************************
 * Handlers to shutdown/reboot the system
 ******************************************************************************/
202
void __dead2 css_system_off(void)
203
{
204
	css_scp_sys_shutdown();
205
206
}

207
void __dead2 css_system_reset(void)
208
{
209
	css_scp_sys_reboot();
210
211
212
}

/*******************************************************************************
213
 * Handler called when the CPU power domain is about to enter standby.
214
 ******************************************************************************/
215
void css_cpu_standby(plat_local_state_t cpu_state)
216
217
218
{
	unsigned int scr;

219
220
	assert(cpu_state == ARM_LOCAL_STATE_RET);

221
	scr = read_scr_el3();
222
223
224
225
226
227
228
229
	/*
	 * Enable the Non secure interrupt to wake the CPU.
	 * In GICv3 affinity routing mode, the non secure group1 interrupts use
	 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
	 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
	 * routing mode.
	 */
	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
230
231
232
233
234
235
236
237
238
239
240
	isb();
	dsb();
	wfi();

	/*
	 * Restore SCR to the original value, synchronisation of scr_el3 is
	 * done by eret while el3_exit to save some execution cycles.
	 */
	write_scr_el3(scr);
}

241
242
243
244
245
246
247
248
249
250
251
/*******************************************************************************
 * Handler called to return the 'req_state' for system suspend.
 ******************************************************************************/
void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
{
	unsigned int i;

	/*
	 * System Suspend is supported only if the system power domain node
	 * is implemented.
	 */
252
	assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
253
254
255
256
257

	for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
}

258
259
260
261
262
/*******************************************************************************
 * Handler to query CPU/cluster power states from SCP
 ******************************************************************************/
int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
{
263
	return css_scp_get_power_state(mpidr, power_level);
264
265
}

266
267
268
269
270
271
272
273
274
275
276
/*
 * The system power domain suspend is only supported only via
 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
 * will be downgraded to the lower level.
 */
static int css_validate_power_state(unsigned int power_state,
			    psci_power_state_t *req_state)
{
	int rc;
	rc = arm_validate_power_state(power_state, req_state);

277
278
279
280
281
282
283
284
	/*
	 * Ensure that we don't overrun the pwr_domain_state array in the case
	 * where the platform supported max power level is less than the system
	 * power level
	 */

#if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL)

285
286
287
288
289
	/*
	 * Ensure that the system power domain level is never suspended
	 * via PSCI CPU SUSPEND API. Currently system suspend is only
	 * supported via PSCI SYSTEM SUSPEND API.
	 */
290
291
292
293
294

	req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] =
							ARM_LOCAL_STATE_RUN;
#endif

295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
	return rc;
}

/*
 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
 * `css_validate_power_state`, we do not downgrade the system power
 * domain level request in `power_state` as it will be used to query the
 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
 */
static int css_translate_power_state_by_mpidr(u_register_t mpidr,
		unsigned int power_state,
		psci_power_state_t *output_state)
{
	return arm_validate_power_state(power_state, output_state);
}

311
/*******************************************************************************
312
313
 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
 * platform will take care of registering the handlers with PSCI.
314
 ******************************************************************************/
315
plat_psci_ops_t plat_arm_psci_pm_ops = {
316
317
	.pwr_domain_on		= css_pwr_domain_on,
	.pwr_domain_on_finish	= css_pwr_domain_on_finish,
318
	.pwr_domain_on_finish_late = css_pwr_domain_on_finish_late,
319
320
321
322
	.pwr_domain_off		= css_pwr_domain_off,
	.cpu_standby		= css_cpu_standby,
	.pwr_domain_suspend	= css_pwr_domain_suspend,
	.pwr_domain_suspend_finish	= css_pwr_domain_suspend_finish,
323
324
	.system_off		= css_system_off,
	.system_reset		= css_system_reset,
325
	.validate_power_state	= css_validate_power_state,
326
	.validate_ns_entrypoint = arm_validate_psci_entrypoint,
327
328
	.translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
	.get_node_hw_state	= css_node_hw_state,
329
	.get_sys_suspend_power_state = css_get_sys_suspend_power_state,
330
331

#if defined(PLAT_ARM_MEM_PROT_ADDR)
332
333
334
335
	.mem_protect_chk	= arm_psci_mem_protect_chk,
	.read_mem_protect	= arm_psci_read_mem_protect,
	.write_mem_protect	= arm_nor_psci_write_mem_protect,
#endif
336
337
338
#if CSS_USE_SCMI_SDS_DRIVER
	.system_reset2		= css_system_reset2,
#endif
339
};