neoverse_n1.S 5.04 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <asm_macros.S>
9
#include <neoverse_n1.h>
10
#include <cpuamu.h>
11
#include <cpu_macros.S>
12

13
14
15
16
17
/* Hardware handled coherency */
#if HW_ASSISTED_COHERENCY == 0
#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
#endif

18
19
20
21
22
/* 64-bit only core */
#if CTX_INCLUDE_AARCH32_REGS == 1
#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
#endif

23
/* --------------------------------------------------
24
 * Errata Workaround for Neoverse N1 Erratum 1043202.
25
 * This applies to revision r0p0 and r1p0 of Neoverse N1.
26
27
28
29
30
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
31
func errata_n1_1043202_wa
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
	/* Compare x0 against revision r1p0 */
	mov	x17, x30
	bl	check_errata_1043202
	cbz	x0, 1f

	/* Apply instruction patching sequence */
	ldr	x0, =0x0
	msr	CPUPSELR_EL3, x0
	ldr	x0, =0xF3BF8F2F
	msr	CPUPOR_EL3, x0
	ldr	x0, =0xFFFFFFFF
	msr	CPUPMR_EL3, x0
	ldr	x0, =0x800200071
	msr	CPUPCR_EL3, x0
	isb
1:
	ret	x17
49
endfunc errata_n1_1043202_wa
50
51
52
53
54
55
56

func check_errata_1043202
	/* Applies to r0p0 and r1p0 */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1043202

57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
/* --------------------------------------------------
 * Disable speculative loads if Neoverse N1 supports
 * SSBS.
 *
 * Shall clobber: x0.
 * --------------------------------------------------
 */
func neoverse_n1_disable_speculative_loads
	/* Check if the PE implements SSBS */
	mrs	x0, id_aa64pfr1_el1
	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
	b.eq	1f

	/* Disable speculative loads */
	msr	SSBS, xzr
	isb

1:
	ret
endfunc neoverse_n1_disable_speculative_loads

78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
/* --------------------------------------------------
 * Errata Workaround for Neoverse N1 Erratum 1315703.
 * This applies to revision <= r3p0 of Neoverse N1.
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
func errata_n1_1315703_wa
	/* Compare x0 against revision r3p1 */
	mov	x17, x30
	bl	check_errata_1315703
	cbz	x0, 1f

	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
	isb

1:
	ret	x17
endfunc errata_n1_1315703_wa

func check_errata_1315703
	/* Applies to everything <= r3p0. */
	mov	x1, #0x30
	b	cpu_rev_var_ls
endfunc check_errata_1315703

107
func neoverse_n1_reset_func
108
	mov	x19, x30
109

110
	bl neoverse_n1_disable_speculative_loads
111

112
113
114
115
116
117
	/* Forces all cacheable atomic instructions to be near */
	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
	isb

118
119
120
	bl	cpu_get_rev_var
	mov	x18, x0

121
#if ERRATA_N1_1043202
122
	mov	x0, x18
123
	bl	errata_n1_1043202_wa
124
125
#endif

126
127
128
129
130
#if ERRATA_N1_1315703
	mov	x0, x18
	bl	errata_n1_1315703_wa
#endif

131
132
133
#if ENABLE_AMU
	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
	mrs	x0, actlr_el3
134
	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
135
136
137
138
139
	msr	actlr_el3, x0
	isb

	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
	mrs	x0, actlr_el2
140
	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
141
142
143
144
	msr	actlr_el2, x0
	isb

	/* Enable group0 counters */
145
	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
146
147
148
	msr	CPUAMCNTENSET_EL0, x0
	isb
#endif
149
	ret	x19
150
endfunc neoverse_n1_reset_func
151
152
153
154
155

	/* ---------------------------------------------
	 * HW will do the cache maintenance while powering down
	 * ---------------------------------------------
	 */
156
func neoverse_n1_core_pwr_dwn
157
158
159
160
	/* ---------------------------------------------
	 * Enable CPU power down bit in power control register
	 * ---------------------------------------------
	 */
161
162
163
	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
164
165
	isb
	ret
166
endfunc neoverse_n1_core_pwr_dwn
167

168
169
#if REPORT_ERRATA
/*
170
 * Errata printing function for Neoverse N1. Must follow AAPCS.
171
 */
172
func neoverse_n1_errata_report
173
174
175
176
177
178
179
180
181
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
182
	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
183
	report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
184
185
186

	ldp	x8, x30, [sp], #16
	ret
187
endfunc neoverse_n1_errata_report
188
189
#endif

190
	/* ---------------------------------------------
191
	 * This function provides neoverse_n1 specific
192
193
194
195
196
197
198
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
199
200
.section .rodata.neoverse_n1_regs, "aS"
neoverse_n1_regs:  /* The ascii list of register names to be reported */
201
202
	.asciz	"cpuectlr_el1", ""

203
204
205
func neoverse_n1_cpu_reg_dump
	adr	x6, neoverse_n1_regs
	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
206
	ret
207
endfunc neoverse_n1_cpu_reg_dump
208

209
210
211
declare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
	neoverse_n1_reset_func, \
	neoverse_n1_core_pwr_dwn