zynqmp_common.c 5.8 KB
Newer Older
1
2
3
/*
 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <debug.h>
8
#include <generic_delay_timer.h>
9
10
11
12
#include <mmio.h>
#include <platform.h>
#include <xlat_tables.h>
#include "../zynqmp_private.h"
13
#include "pm_api_sys.h"
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28

/*
 * Table of regions to map using the MMU.
 * This doesn't include TZRAM as the 'mem_layout' argument passed to
 * configure_mmu_elx() will give the available subset of that,
 */
const mmap_region_t plat_arm_mmap[] = {
	{ DEVICE0_BASE, DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
	{ DEVICE1_BASE, DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
	{ CRF_APB_BASE, CRF_APB_BASE, CRF_APB_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
	{0}
};

static unsigned int zynqmp_get_silicon_ver(void)
{
29
	static unsigned int ver;
30

31
32
33
34
35
36
	if (!ver) {
		ver = mmio_read_32(ZYNQMP_CSU_BASEADDR +
				   ZYNQMP_CSU_VERSION_OFFSET);
		ver &= ZYNQMP_SILICON_VER_MASK;
		ver >>= ZYNQMP_SILICON_VER_SHIFT;
	}
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51

	return ver;
}

unsigned int zynqmp_get_uart_clk(void)
{
	unsigned int ver = zynqmp_get_silicon_ver();

	switch (ver) {
	case ZYNQMP_CSU_VERSION_VELOCE:
		return 48000;
	case ZYNQMP_CSU_VERSION_EP108:
		return 25000000;
	case ZYNQMP_CSU_VERSION_QEMU:
		return 133000000;
52
53
54
	default:
		/* Do nothing in default case */
		break;
55
56
57
58
59
60
61
62
	}

	return 100000000;
}

#if LOG_LEVEL >= LOG_LEVEL_NOTICE
static const struct {
	unsigned int id;
63
	unsigned int ver;
64
65
66
67
68
69
	char *name;
} zynqmp_devices[] = {
	{
		.id = 0x10,
		.name = "3EG",
	},
70
71
72
73
74
	{
		.id = 0x10,
		.ver = 0x2c,
		.name = "3CG",
	},
75
76
77
78
	{
		.id = 0x11,
		.name = "2EG",
	},
79
80
81
82
83
	{
		.id = 0x11,
		.ver = 0x2c,
		.name = "2CG",
	},
84
85
86
87
	{
		.id = 0x20,
		.name = "5EV",
	},
88
89
90
91
92
93
94
95
96
97
	{
		.id = 0x20,
		.ver = 0x100,
		.name = "5EG",
	},
	{
		.id = 0x20,
		.ver = 0x12c,
		.name = "5CG",
	},
98
99
100
101
	{
		.id = 0x21,
		.name = "4EV",
	},
102
103
104
105
106
107
108
109
110
111
	{
		.id = 0x21,
		.ver = 0x100,
		.name = "4EG",
	},
	{
		.id = 0x21,
		.ver = 0x12c,
		.name = "4CG",
	},
112
113
114
115
	{
		.id = 0x30,
		.name = "7EV",
	},
116
117
118
119
120
121
122
123
124
125
	{
		.id = 0x30,
		.ver = 0x100,
		.name = "7EG",
	},
	{
		.id = 0x30,
		.ver = 0x12c,
		.name = "7CG",
	},
126
127
128
129
	{
		.id = 0x38,
		.name = "9EG",
	},
130
131
132
133
134
	{
		.id = 0x38,
		.ver = 0x2c,
		.name = "9CG",
	},
135
136
137
138
	{
		.id = 0x39,
		.name = "6EG",
	},
139
140
141
142
143
	{
		.id = 0x39,
		.ver = 0x2c,
		.name = "6CG",
	},
144
145
146
147
	{
		.id = 0x40,
		.name = "11EG",
	},
148
149
150
151
152
	{ /* For testing purpose only */
		.id = 0x50,
		.ver = 0x2c,
		.name = "15CG",
	},
153
154
155
156
157
158
159
160
161
162
163
164
	{
		.id = 0x50,
		.name = "15EG",
	},
	{
		.id = 0x58,
		.name = "19EG",
	},
	{
		.id = 0x59,
		.name = "17EG",
	},
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
	{
		.id = 0x60,
		.name = "28DR",
	},
	{
		.id = 0x61,
		.name = "21DR",
	},
	{
		.id = 0x62,
		.name = "29DR",
	},
	{
		.id = 0x63,
		.name = "23DR",
	},
	{
		.id = 0x64,
		.name = "27DR",
	},
	{
		.id = 0x65,
		.name = "25DR",
	},
189
190
};

191
192
193
194
195
196
197
198
199
200
201
202
static unsigned int zynqmp_get_silicon_id(void)
{
	uint32_t id;

	id = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_IDCODE_OFFSET);

	id &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK | ZYNQMP_CSU_IDCODE_SVD_MASK;
	id >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;

	return id;
}

203
204
205
206
207
208
209
210
211
212
static unsigned int zynqmp_get_silicon_id2(void)
{
	uint32_t id;

	id = mmio_read_32(EFUSE_BASEADDR + EFUSE_IPDISABLE_OFFSET);
	id &= EFUSE_IPDISABLE_VERSION;

	return id;
}

213
214
static char *zynqmp_get_silicon_idcode_name(void)
{
215
216
	unsigned int id, ver;
	size_t i;
217
218

	id = zynqmp_get_silicon_id();
219
220
221
222
	ver = zynqmp_get_silicon_id2();

	for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
		if (zynqmp_devices[i].id == id && zynqmp_devices[i].ver == ver)
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
			return zynqmp_devices[i].name;
	}
	return "UNKN";
}

static unsigned int zynqmp_get_rtl_ver(void)
{
	uint32_t ver;

	ver = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_VERSION_OFFSET);
	ver &= ZYNQMP_RTL_VER_MASK;
	ver >>= ZYNQMP_RTL_VER_SHIFT;

	return ver;
}

static char *zynqmp_print_silicon_idcode(void)
{
	uint32_t id, maskid, tmp;

	id = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_IDCODE_OFFSET);

	tmp = id;
	tmp &= ZYNQMP_CSU_IDCODE_XILINX_ID_MASK |
247
	       ZYNQMP_CSU_IDCODE_FAMILY_MASK;
248
	maskid = ZYNQMP_CSU_IDCODE_XILINX_ID << ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT |
249
		 ZYNQMP_CSU_IDCODE_FAMILY << ZYNQMP_CSU_IDCODE_FAMILY_SHIFT;
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
	if (tmp != maskid) {
		ERROR("Incorrect XILINX IDCODE 0x%x, maskid 0x%x\n", id, maskid);
		return "UNKN";
	}
	VERBOSE("Xilinx IDCODE 0x%x\n", id);
	return zynqmp_get_silicon_idcode_name();
}

static unsigned int zynqmp_get_ps_ver(void)
{
	uint32_t ver = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_VERSION_OFFSET);

	ver &= ZYNQMP_PS_VER_MASK;
	ver >>= ZYNQMP_PS_VER_SHIFT;

	return ver + 1;
}

static void zynqmp_print_platform_name(void)
{
	unsigned int ver = zynqmp_get_silicon_ver();
	unsigned int rtl = zynqmp_get_rtl_ver();
	char *label = "Unknown";

	switch (ver) {
	case ZYNQMP_CSU_VERSION_VELOCE:
		label = "VELOCE";
		break;
	case ZYNQMP_CSU_VERSION_EP108:
		label = "EP108";
		break;
	case ZYNQMP_CSU_VERSION_QEMU:
		label = "QEMU";
		break;
	case ZYNQMP_CSU_VERSION_SILICON:
		label = "silicon";
		break;
287
288
289
	default:
		/* Do nothing in default case */
		break;
290
291
	}

292
	NOTICE("ATF running on XCZU%s/%s v%d/RTL%d.%d at 0x%x\n",
293
	       zynqmp_print_silicon_idcode(), label, zynqmp_get_ps_ver(),
294
	       (rtl & 0xf0) >> 4, rtl & 0xf, BL31_BASE);
295
296
297
298
299
}
#else
static inline void zynqmp_print_platform_name(void) { }
#endif

300
301
unsigned int zynqmp_get_bootmode(void)
{
302
	uint32_t r;
303
304
305
	unsigned int ret;

	ret = pm_mmio_read(CRL_APB_BOOT_MODE_USER, &r);
306

307
	if (ret != PM_RET_SUCCESS)
308
		r = mmio_read_32(CRL_APB_BOOT_MODE_USER);
309
310
311
312

	return r & CRL_APB_BOOT_MODE_MASK;
}

313
314
315
void zynqmp_config_setup(void)
{
	zynqmp_print_platform_name();
316
	generic_delay_timer_init();
317
318
}

319
unsigned int plat_get_syscnt_freq2(void)
320
{
321
	unsigned int ver = zynqmp_get_silicon_ver();
322

323
324
325
326
327
328
329
	switch (ver) {
	case ZYNQMP_CSU_VERSION_VELOCE:
		return 10000;
	case ZYNQMP_CSU_VERSION_EP108:
		return 4000000;
	case ZYNQMP_CSU_VERSION_QEMU:
		return 50000000;
330
331
332
	default:
		/* Do nothing in default case */
		break;
333
	}
334

335
	return mmio_read_32(IOU_SCNTRS_BASEFREQ);
336
}