platform_def.h 2 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3
4
5
6
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

7
8
#ifndef PLATFORM_DEF_H
#define PLATFORM_DEF_H
9

10
11
12
13
#include <common/tbbr/tbbr_img_def.h>
#include <lib/utils_def.h>
#include <plat/common/common_def.h>

14
15
#include <sunxi_mmap.h>

16
#define BL31_BASE			(SUNXI_SRAM_A2_BASE + 0x4000)
17
18
19
20
21
22
#define BL31_LIMIT			(SUNXI_SRAM_A2_BASE + \
					 SUNXI_SRAM_A2_SIZE - SUNXI_SCP_SIZE)

/* The SCP firmware is allocated the last 16KiB of SRAM A2. */
#define SUNXI_SCP_BASE			BL31_LIMIT
#define SUNXI_SCP_SIZE			0x4000
23

24
25
26
27
/* Overwrite U-Boot SPL, but reserve the first page for the SPL header. */
#define BL31_NOBITS_BASE		(SUNXI_SRAM_A1_BASE + 0x1000)
#define BL31_NOBITS_LIMIT		(SUNXI_SRAM_A1_BASE + SUNXI_SRAM_A1_SIZE)

28
29
30
/* The traditional U-Boot load address is 160MB into DRAM, so at 0x4a000000 */
#define PLAT_SUNXI_NS_IMAGE_OFFSET	(SUNXI_DRAM_BASE + (160U << 20))

31
32
33
/* How much memory to reserve as secure for BL32, if configured */
#define SUNXI_DRAM_SEC_SIZE		(32U << 20)

34
/* How much DRAM to map (to map BL33, for fetching the DTB from U-Boot) */
35
36
#define SUNXI_DRAM_MAP_SIZE		(64U << 20)

37
38
39
#define CACHE_WRITEBACK_SHIFT		6
#define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)

Samuel Holland's avatar
Samuel Holland committed
40
#define MAX_MMAP_REGIONS		(3 + PLATFORM_MMAP_REGIONS)
41
#define MAX_XLAT_TABLES			1
42

43
44
45
#define PLAT_MAX_PWR_LVL_STATES		U(2)
#define PLAT_MAX_RET_STATE		U(1)
#define PLAT_MAX_OFF_STATE		U(2)
46

47
#define PLAT_MAX_PWR_LVL		U(2)
48
#define PLAT_NUM_PWR_DOMAINS		(U(1) + \
49
50
51
52
					 PLATFORM_CLUSTER_COUNT + \
					 PLATFORM_CORE_COUNT)

#define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
53
#define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 28)
54

55
#define PLATFORM_CLUSTER_COUNT		U(1)
56
57
#define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * \
					 PLATFORM_MAX_CPUS_PER_CLUSTER)
58
#define PLATFORM_MAX_CPUS_PER_CLUSTER	U(4)
59
#define PLATFORM_MMAP_REGIONS		5
60
61
#define PLATFORM_STACK_SIZE		(0x1000 / PLATFORM_CORE_COUNT)

62
63
64
65
66
67
#ifndef SPD_none
#ifndef BL32_BASE
#define BL32_BASE			SUNXI_DRAM_BASE
#endif
#endif

68
#endif /* PLATFORM_DEF_H */