tsp_exceptions.S 4.08 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <arch.h>
#include <asm_macros.S>
9
10
#include <bl_common.h>
#include <tsp.h>
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48


	/* ----------------------------------------------------
	 * The caller-saved registers x0-x18 and LR are saved
	 * here.
	 * ----------------------------------------------------
	 */

#define SCRATCH_REG_SIZE #(20 * 8)

	.macro save_caller_regs_and_lr
	sub	sp, sp, SCRATCH_REG_SIZE
	stp	x0, x1, [sp]
	stp	x2, x3, [sp, #0x10]
	stp	x4, x5, [sp, #0x20]
	stp	x6, x7, [sp, #0x30]
	stp	x8, x9, [sp, #0x40]
	stp	x10, x11, [sp, #0x50]
	stp	x12, x13, [sp, #0x60]
	stp	x14, x15, [sp, #0x70]
	stp	x16, x17, [sp, #0x80]
	stp	x18, x30, [sp, #0x90]
	.endm

	.macro restore_caller_regs_and_lr
	ldp	x0, x1, [sp]
	ldp	x2, x3, [sp, #0x10]
	ldp	x4, x5, [sp, #0x20]
	ldp	x6, x7, [sp, #0x30]
	ldp	x8, x9, [sp, #0x40]
	ldp	x10, x11, [sp, #0x50]
	ldp	x12, x13, [sp, #0x60]
	ldp	x14, x15, [sp, #0x70]
	ldp	x16, x17, [sp, #0x80]
	ldp	x18, x30, [sp, #0x90]
	add	sp, sp, SCRATCH_REG_SIZE
	.endm

49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
	/* ----------------------------------------------------
	 * Common TSP interrupt handling routine
	 * ----------------------------------------------------
	 */
	.macro	handle_tsp_interrupt label
	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

	save_caller_regs_and_lr
	bl	tsp_common_int_handler
	cbz	x0, interrupt_exit_\label

	/*
	 * This interrupt was not targetted to S-EL1 so send it to
	 * the monitor and wait for execution to resume.
	 */
	smc	#0
interrupt_exit_\label:
	restore_caller_regs_and_lr
	eret
	.endm

71
72
73
74
75
76
	.globl	tsp_exceptions

	/* -----------------------------------------------------
	 * TSP exception handlers.
	 * -----------------------------------------------------
	 */
77
vector_base tsp_exceptions
78
	/* -----------------------------------------------------
79
	 * Current EL with _sp_el0 : 0x0 - 0x200. No exceptions
80
81
82
	 * are expected and treated as irrecoverable errors.
	 * -----------------------------------------------------
	 */
83
vector_entry sync_exception_sp_el0
84
	no_ret	plat_panic_handler
85
86
	check_vector_size sync_exception_sp_el0

87
vector_entry irq_sp_el0
88
	no_ret	plat_panic_handler
89
90
	check_vector_size irq_sp_el0

91
vector_entry fiq_sp_el0
92
	no_ret	plat_panic_handler
93
94
	check_vector_size fiq_sp_el0

95
vector_entry serror_sp_el0
96
	no_ret	plat_panic_handler
97
98
99
100
	check_vector_size serror_sp_el0


	/* -----------------------------------------------------
101
	 * Current EL with SPx: 0x200 - 0x400. Only IRQs/FIQs
102
103
104
	 * are expected and handled
	 * -----------------------------------------------------
	 */
105
vector_entry sync_exception_sp_elx
106
	no_ret	plat_panic_handler
107
108
	check_vector_size sync_exception_sp_elx

109
vector_entry irq_sp_elx
110
	handle_tsp_interrupt irq_sp_elx
111
112
	check_vector_size irq_sp_elx

113
vector_entry fiq_sp_elx
114
	handle_tsp_interrupt fiq_sp_elx
115
116
	check_vector_size fiq_sp_elx

117
vector_entry serror_sp_elx
118
	no_ret	plat_panic_handler
119
120
121
122
	check_vector_size serror_sp_elx


	/* -----------------------------------------------------
123
	 * Lower EL using AArch64 : 0x400 - 0x600. No exceptions
124
125
126
	 * are handled since TSP does not implement a lower EL
	 * -----------------------------------------------------
	 */
127
vector_entry sync_exception_aarch64
128
	no_ret	plat_panic_handler
129
130
	check_vector_size sync_exception_aarch64

131
vector_entry irq_aarch64
132
	no_ret	plat_panic_handler
133
134
	check_vector_size irq_aarch64

135
vector_entry fiq_aarch64
136
	no_ret	plat_panic_handler
137
138
	check_vector_size fiq_aarch64

139
vector_entry serror_aarch64
140
	no_ret	plat_panic_handler
141
142
143
144
	check_vector_size serror_aarch64


	/* -----------------------------------------------------
145
	 * Lower EL using AArch32 : 0x600 - 0x800. No exceptions
146
147
148
	 * handled since the TSP does not implement a lower EL.
	 * -----------------------------------------------------
	 */
149
vector_entry sync_exception_aarch32
150
	no_ret	plat_panic_handler
151
152
	check_vector_size sync_exception_aarch32

153
vector_entry irq_aarch32
154
	no_ret	plat_panic_handler
155
156
	check_vector_size irq_aarch32

157
vector_entry fiq_aarch32
158
	no_ret	plat_panic_handler
159
160
	check_vector_size fiq_aarch32

161
vector_entry serror_aarch32
162
	no_ret	plat_panic_handler
163
	check_vector_size serror_aarch32