neoverse_n1.S 4.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <asm_macros.S>
9
#include <neoverse_n1.h>
10
#include <cpuamu.h>
11
#include <cpu_macros.S>
12

13
14
15
16
17
/* Hardware handled coherency */
#if HW_ASSISTED_COHERENCY == 0
#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
#endif

18
/* --------------------------------------------------
19
 * Errata Workaround for Neoverse N1 Erratum 1043202.
20
 * This applies to revision r0p0 and r1p0 of Neoverse N1.
21
22
23
24
25
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
26
func errata_n1_1043202_wa
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
	/* Compare x0 against revision r1p0 */
	mov	x17, x30
	bl	check_errata_1043202
	cbz	x0, 1f

	/* Apply instruction patching sequence */
	ldr	x0, =0x0
	msr	CPUPSELR_EL3, x0
	ldr	x0, =0xF3BF8F2F
	msr	CPUPOR_EL3, x0
	ldr	x0, =0xFFFFFFFF
	msr	CPUPMR_EL3, x0
	ldr	x0, =0x800200071
	msr	CPUPCR_EL3, x0
	isb
1:
	ret	x17
44
endfunc errata_n1_1043202_wa
45
46
47
48
49
50
51

func check_errata_1043202
	/* Applies to r0p0 and r1p0 */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1043202

52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
/* --------------------------------------------------
 * Disable speculative loads if Neoverse N1 supports
 * SSBS.
 *
 * Shall clobber: x0.
 * --------------------------------------------------
 */
func neoverse_n1_disable_speculative_loads
	/* Check if the PE implements SSBS */
	mrs	x0, id_aa64pfr1_el1
	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
	b.eq	1f

	/* Disable speculative loads */
	msr	SSBS, xzr
	isb

1:
	ret
endfunc neoverse_n1_disable_speculative_loads

73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
/* --------------------------------------------------
 * Errata Workaround for Neoverse N1 Erratum 1315703.
 * This applies to revision <= r3p0 of Neoverse N1.
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
func errata_n1_1315703_wa
	/* Compare x0 against revision r3p1 */
	mov	x17, x30
	bl	check_errata_1315703
	cbz	x0, 1f

	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
	isb

1:
	ret	x17
endfunc errata_n1_1315703_wa

func check_errata_1315703
	/* Applies to everything <= r3p0. */
	mov	x1, #0x30
	b	cpu_rev_var_ls
endfunc check_errata_1315703

102
func neoverse_n1_reset_func
103
	mov	x19, x30
104

105
	bl neoverse_n1_disable_speculative_loads
106

107
108
109
110
111
112
	/* Forces all cacheable atomic instructions to be near */
	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
	isb

113
114
115
	bl	cpu_get_rev_var
	mov	x18, x0

116
#if ERRATA_N1_1043202
117
	mov	x0, x18
118
	bl	errata_n1_1043202_wa
119
120
#endif

121
122
123
124
125
#if ERRATA_N1_1315703
	mov	x0, x18
	bl	errata_n1_1315703_wa
#endif

126
127
128
#if ENABLE_AMU
	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
	mrs	x0, actlr_el3
129
	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
130
131
132
133
134
	msr	actlr_el3, x0
	isb

	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
	mrs	x0, actlr_el2
135
	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
136
137
138
139
	msr	actlr_el2, x0
	isb

	/* Enable group0 counters */
140
	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
141
142
143
	msr	CPUAMCNTENSET_EL0, x0
	isb
#endif
144
	ret	x19
145
endfunc neoverse_n1_reset_func
146
147
148
149
150

	/* ---------------------------------------------
	 * HW will do the cache maintenance while powering down
	 * ---------------------------------------------
	 */
151
func neoverse_n1_core_pwr_dwn
152
153
154
155
	/* ---------------------------------------------
	 * Enable CPU power down bit in power control register
	 * ---------------------------------------------
	 */
156
157
158
	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
159
160
	isb
	ret
161
endfunc neoverse_n1_core_pwr_dwn
162

163
164
#if REPORT_ERRATA
/*
165
 * Errata printing function for Neoverse N1. Must follow AAPCS.
166
 */
167
func neoverse_n1_errata_report
168
169
170
171
172
173
174
175
176
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
177
	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
178
	report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
179
180
181

	ldp	x8, x30, [sp], #16
	ret
182
endfunc neoverse_n1_errata_report
183
184
#endif

185
	/* ---------------------------------------------
186
	 * This function provides neoverse_n1 specific
187
188
189
190
191
192
193
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
194
195
.section .rodata.neoverse_n1_regs, "aS"
neoverse_n1_regs:  /* The ascii list of register names to be reported */
196
197
	.asciz	"cpuectlr_el1", ""

198
199
200
func neoverse_n1_cpu_reg_dump
	adr	x6, neoverse_n1_regs
	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
201
	ret
202
endfunc neoverse_n1_cpu_reg_dump
203

204
205
206
declare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
	neoverse_n1_reset_func, \
	neoverse_n1_core_pwr_dwn