user-guide.md 58.1 KB
Newer Older
1
2
3
4
5
ARM Trusted Firmware User Guide
===============================

Contents :

6
7
8
1.  [Introduction](#1--introduction)
2.  [Host machine requirements](#2--host-machine-requirements)
3.  [Tools](#3--tools)
9
10
11
4.  [Getting the Trusted Firmware source code](#4--getting-the-trusted-firmware-source-code)
5.  [Building the Trusted Firmware](#5--building-the-trusted-firmware)
6.  [Building the rest of the software stack](#6--building-the-rest-of-the-software-stack)
12
13
14
15
7.  [EL3 payloads alternative boot flow](#7--el3-payloads-alternative-boot-flow)
8.  [Preparing the images to run on FVP](#8--preparing-the-images-to-run-on-fvp)
9.  [Running the software on FVP](#9--running-the-software-on-fvp)
10. [Running the software on Juno](#10--running-the-software-on-juno)
16
11. [Changes required for booting Linux on FVP in GICv3 mode](#11--changes-required-for-booting-linux-on-fvp-in-gicv3-mode)
17
18
19
20


1.  Introduction
----------------
21

22
This document describes how to build ARM Trusted Firmware and run it with a
23
24
25
26
tested set of other software components using defined configurations on the Juno
ARM development platform and ARM Fixed Virtual Platform (FVP) models. It is
possible to use other software components, configurations and platforms but that
is outside the scope of this document.
27

28
This document should be used in conjunction with the [Firmware Design] and the
29
[Instructions for using the Linaro software deliverables][Linaro SW Instructions].
30
31


32
33
2.  Host machine requirements
-----------------------------
34

35
The minimum recommended machine specification for building the software and
36
37
38
running the FVP models is a dual-core processor running at 2GHz with 12GB of
RAM.  For best performance, use a machine with a quad-core processor running at
2.6GHz with 16GB of RAM.
39

40
41
42
The software has been tested on Ubuntu 14.04 LTS (64-bit). Packages used for
building the software were installed from that distribution unless otherwise
specified.
43

44
45
3.  Tools
---------
46

47
48
49
In addition to the mandatory prerequisite tools listed in the [instructions for
using the Linaro software deliverables][Linaro SW Instructions], the following
optional tools may be needed:
50

51
52
*   `device-tree-compiler` package if you need to rebuild the Flattened Device
    Tree (FDT) source files (`.dts` files) provided with this software.
53

54
*   For debugging, ARM [Development Studio 5 (DS-5)][DS-5] v5.22.
55
56


57
58
59
60
61
62
4.  Getting the Trusted Firmware source code
--------------------------------------------

The Trusted Firmware source code can be obtained as part of the standard Linaro
releases, which provide a full software stack, including the Trusted Firmware,
normal world firmware, Linux kernel and device tree, file system as well as any
63
64
additional micro-controller firmware required by the platform. This version of
Trusted Firmware is tested with the [Linaro 15.10 Release][Linaro Release Notes].
65

66
Note 1: Both the LSK kernel or the latest tracking kernel can be used with the
67
68
ARM Trusted Firmware, choose the one that best suits your needs.

69
70
71
72
73
Note 2: Currently to run the latest tracking kernel on FVP with GICv3 driver,
some modifications are required to UEFI. Refer
[here](#11--changes-required-for-booting-linux-on-fvp-in-gicv3-mode)
for more details.

74
75
76
77
78
79
80
81
82
83
84
85
The Trusted Firmware source code can then be found in the `arm-tf/` directory.
This is the full git repository cloned from Github. The revision checked out by
the `repo` tool is indicated by the manifest file. Depending on the manifest
file you're using, this might not be the latest development version. To
synchronize your copy of the repository and get the latest updates, use the
following commands:

    # Change to the Trusted Firmware directory.
    cd arm-tf

    # Download the latest code from Github.
    git fetch github
86

87
88
89
90
    # Update your working copy to the latest master.
    # This command will create a local branch master that tracks the remote
    # branch master from Github.
    git checkout --track github/master
91
92


93
94
Alternatively, the Trusted Firmware source code can be fetched on its own
from GitHub:
95

96
    git clone https://github.com/ARM-software/arm-trusted-firmware.git
97

98
99
However, the rest of this document assumes that you got the Trusted Firmware
as part of the Linaro release.
100

101
102
103
104
105
106
107

5.  Building the Trusted Firmware
---------------------------------

To build the Trusted Firmware images, change to the root directory of the
Trusted Firmware source tree and follow these steps:

108
1.  Set the compiler path, specify a Non-trusted Firmware image (BL33) and
109
    a valid platform, and then build:
110

111
112
        CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu- \
        BL33=<path-to>/<bl33_image>                                \
113
        make PLAT=<platform> all fip
114

115
116
117
    If `PLAT` is not specified, `fvp` is assumed by default. See the "Summary of
    build options" for more information on available build options.

118
119
    The BL33 image corresponds to the software that is executed after switching
    to the non-secure world. UEFI can be used as the BL33 image. Refer to the
120
    "Building the rest of the software stack" section below.
121

122
    The TSP (Test Secure Payload), corresponding to the BL32 image, is not
123
124
    compiled in by default. Refer to the "Building the Test Secure Payload"
    section below.
125

126
    By default this produces a release version of the build. To produce a debug
127
    version instead, refer to the "Debugging options" section below.
128

129
130
131
132
    The build process creates products in a `build` directory tree, building
    the objects and binaries for each boot loader stage in separate
    sub-directories.  The following boot loader binary files are created from
    the corresponding ELF files:
133

134
135
136
    *   `build/<platform>/<build-type>/bl1.bin`
    *   `build/<platform>/<build-type>/bl2.bin`
    *   `build/<platform>/<build-type>/bl31.bin`
137

138
    where `<platform>` is the name of the chosen platform and `<build-type>` is
139
140
141
    either `debug` or `release`. A Firmare Image Package (FIP) will be created
    as part of the build. It contains all boot loader images except for
    `bl1.bin`.
142

143
    *   `build/<platform>/<build-type>/fip.bin`
144

145
146
    For more information on FIPs, see the "Firmware Image Package" section in
    the [Firmware Design].
147

148
2.  (Optional) Some platforms may require a SCP_BL2 image to boot. This image can
149
    be included in the FIP when building the Trusted Firmware by specifying the
150
    `SCP_BL2` build option:
151

152
        SCP_BL2=<path-to>/<scp_bl2_image>
153

154
3.  Output binary files `bl1.bin` and `fip.bin` are both required to boot the
155
156
    system. How these files are used is platform specific. Refer to the
    platform documentation on how to use the firmware images.
157

158
4.  (Optional) Build products for a specific build variant can be removed using:
159

160
        make DEBUG=<D> PLAT=<platform> clean
161
162
163
164
165
166

    ... where `<D>` is `0` or `1`, as specified when building.

    The build tree can be removed completely using:

        make realclean
167

168
5.  (Optional) Path to binary for certain BL stages (BL2, BL31 and BL32) can be
169
170
    provided by specifying the BLx=<path-to>/<blx_image> where BLx is the BL stage.
    This will bypass the build of the BL component from source, but will include
171
    the specified binary in the final FIP image. Please note that BL32 will be
172
173
174
175
176
177
    included in the build, only if the `SPD` build option is specified.

    For example, specifying BL2=<path-to>/<bl2_image> in the build option, will
    skip compilation of BL2 source in trusted firmware, but include the BL2
    binary specified in the final FIP image.

178
179
180
181
182
183
184
185
186
### Summary of build options

ARM Trusted Firmware build system supports the following build options. Unless
mentioned otherwise, these options are expected to be specified at the build
command line and are not to be modified in any component makefiles. Note that
the build system doesn't track dependency for build options. Therefore, if any
of the build options are changed from a previous build, a clean build must be
performed.

187
188
#### Common build options

189
190
*   `SCP_BL2`: Path to SCP_BL2 image in the host file system. This image is optional.
    If a SCP_BL2 image is present then this option must be passed for the `fip`
191
    target.
192

193
*   `BL33`: Path to BL33 image in the host file system. This is mandatory for
194
195
196
197
198
199
200
    `fip` target in case the BL2 from ARM Trusted Firmware is used.

*   `BL2`: This is an optional build option which specifies the path to BL2
    image for the `fip` target. In this case, the BL2 in the ARM Trusted
    Firmware will not be built.

*   `BL31`:  This is an optional build option which specifies the path to
201
    BL31 image for the `fip` target. In this case, the BL31 in the ARM
202
203
204
    Trusted Firmware will not be built.

*   `BL32`:  This is an optional build option which specifies the path to
205
    BL32 image for the `fip` target. In this case, the BL32 in the ARM
206
    Trusted Firmware will not be built.
207

208
209
210
*   `FIP_NAME`: This is an optional build option which specifies the FIP
    filename for the `fip` target. Default is `fip.bin`.

211
212
*   `CROSS_COMPILE`: Prefix to toolchain binaries. Please refer to examples in
    this document for usage.
213
214

*   `DEBUG`: Chooses between a debug and release build. It can take either 0
215
    (release) or 1 (debug) as values. 0 is the default.
216

217
218
219
220
221
222
223
224
225
226
227
228
229
*   `LOG_LEVEL`: Chooses the log level, which controls the amount of console log
    output compiled into the build. This should be one of the following:

        0  (LOG_LEVEL_NONE)
        10 (LOG_LEVEL_NOTICE)
        20 (LOG_LEVEL_ERROR)
        30 (LOG_LEVEL_WARNING)
        40 (LOG_LEVEL_INFO)
        50 (LOG_LEVEL_VERBOSE)

    All log output up to and including the log level is compiled into the build.
    The default value is 40 in debug builds and 20 in release builds.

230
231
*   `NS_TIMER_SWITCH`: Enable save and restore for non-secure timer register
    contents upon world switch. It can take either 0 (don't save and restore) or
232
233
    1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
    wants the timer registers to be saved and restored.
234

235
*   `PLAT`: Choose a platform to build ARM Trusted Firmware for. The chosen
236
237
    platform name must be subdirectory of any depth under `plat/`, and must
    contain a platform makefile named `platform.mk`.
238
239
240

*   `SPD`: Choose a Secure Payload Dispatcher component to be built into the
    Trusted Firmware. The value should be the path to the directory containing
241
242
    the SPD source, relative to `services/spd/`; the directory is expected to
    contain a makefile called `<spd-value>.mk`.
243
244

*   `V`: Verbose build. If assigned anything other than 0, the build commands
245
    are printed. Default is 0.
246

247
248
*   `ARM_GIC_ARCH`: Choice of ARM GIC architecture version used by the ARM
    Legacy GIC driver for implementing the platform GIC API. This API is used
249
    by the interrupt management framework. Default is 2 (that is, version 2.0).
250
    This build option is deprecated.
251

252
253
254
255
*   `ARM_CCI_PRODUCT_ID`: Choice of ARM CCI product used by the platform. This
    is used to determine the number of valid slave interfaces available in the
    ARM CCI driver. Default is 400 (that is, CCI-400).

256
*   `RESET_TO_BL31`: Enable BL31 entrypoint as the CPU reset vector instead
257
    of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
258
    entrypoint) or 1 (CPU reset to BL31 entrypoint).
259
260
    The default value is 0.

261
262
*   `CRASH_REPORTING`: A non-zero value enables a console dump of processor
    register state when an unexpected exception occurs during execution of
263
    BL31. This option defaults to the value of `DEBUG` - i.e. by default
264
    this is only enabled for a debug build of the firmware.
265

266
267
*   `ASM_ASSERTION`: This flag determines whether the assertion checks within
    assembly source files are enabled or not. This option defaults to the
268
    value of `DEBUG` - that is, by default this is only enabled for a debug
269
270
    build of the firmware.

271
272
273
274
*   `TSP_INIT_ASYNC`: Choose BL32 initialization method as asynchronous or
    synchronous, (see "Initializing a BL32 Image" section in [Firmware
    Design]). It can take the value 0 (BL32 is initialized using
    synchronous method) or 1 (BL32 is initialized using asynchronous method).
275
276
    Default is 0.

277
278
279
280
281
282
*   `USE_COHERENT_MEM`: This flag determines whether to include the coherent
    memory region in the BL memory map or not (see "Use of Coherent memory in
    Trusted Firmware" section in [Firmware Design]). It can take the value 1
    (Coherent memory region is included) or 0 (Coherent memory region is
    excluded). Default is 1.

283
284
285
286
287
288
289
*   `TSP_NS_INTR_ASYNC_PREEMPT`: A non zero value enables the interrupt
    routing model which routes non-secure interrupts asynchronously from TSP
    to EL3 causing immediate preemption of TSP. The EL3 is responsible
    for saving and restoring the TSP context in this routing model. The
    default routing model (when the value is 0) is to route non-secure
    interrupts to TSP allowing it to save its context and hand over
    synchronously to EL3 via an SMC.
290

291
292
293
*   `TRUSTED_BOARD_BOOT`: Boolean flag to include support for the Trusted Board
    Boot feature. When set to '1', BL1 and BL2 images include support to load
    and verify the certificates and images in a FIP. The default value is '0'.
294
295
    Generation and inclusion of certificates in the FIP depends upon the value
    of the `GENERATE_COT` option.
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317

*   `GENERATE_COT`: Boolean flag used to build and execute the `cert_create`
    tool to create certificates as per the Chain of Trust described in
    [Trusted Board Boot].  The build system then calls the `fip_create` tool to
    include the certificates in the FIP. Default value is '0'.

    Specify `TRUSTED_BOARD_BOOT=1` and `GENERATE_COT=1` to include support for
    the Trusted Board Boot Sequence in the BL1 and BL2 images and the FIP.

    Note that if `TRUSTED_BOARD_BOOT=0` and `GENERATE_COT=1`, the BL1 and BL2
    images will not include support for Trusted Board Boot. The FIP will still
    include the key and content certificates. This FIP can be used to verify the
    Chain of Trust on the host machine through other mechanisms.

    Note that if `TRUSTED_BOARD_BOOT=1` and `GENERATE_COT=0`, the BL1 and BL2
    images will include support for Trusted Board Boot, but the FIP will not
    include the key and content certificates, causing a boot failure.

*   `CREATE_KEYS`: This option is used when `GENERATE_COT=1`. It tells the
    certificate generation tool to create new keys in case no valid keys are
    present or specified. Allowed options are '0' or '1'. Default is '1'.

318
319
320
321
322
323
324
*   `SAVE_KEYS`: This option is used when `GENERATE_COT=1`. It tells the
    certificate generation tool to save the keys used to establish the Chain of
    Trust. Allowed options are '0' or '1'. Default is '0' (do not save).

    Note: This option depends on 'CREATE_KEYS' to be enabled. If the keys
    already exist in disk, they will be overwritten without further notice.

325
*   `ROT_KEY`: This option is used when `GENERATE_COT=1`. It specifies the
326
327
    file that contains the ROT private key in PEM format. If `SAVE_KEYS=1`, this
    file name will be used to save the key.
328
329
330

*   `TRUSTED_WORLD_KEY`: This option is used when `GENERATE_COT=1`. It
    specifies the file that contains the Trusted World private key in PEM
331
    format. If `SAVE_KEYS=1`, this file name will be used to save the key.
332
333
334

*   `NON_TRUSTED_WORLD_KEY`: This option is used when `GENERATE_COT=1`. It
    specifies the file that contains the Non-Trusted World private key in PEM
335
    format. If `SAVE_KEYS=1`, this file name will be used to save the key.
336

337
338
*   `SCP_BL2_KEY`: This option is used when `GENERATE_COT=1`. It specifies the
    file that contains the SCP_BL2 private key in PEM format. If `SAVE_KEYS=1`,
339
    this file name will be used to save the key.
340
341

*   `BL31_KEY`: This option is used when `GENERATE_COT=1`. It specifies the
342
    file that contains the BL31 private key in PEM format. If `SAVE_KEYS=1`,
343
    this file name will be used to save the key.
344
345

*   `BL32_KEY`: This option is used when `GENERATE_COT=1`. It specifies the
346
    file that contains the BL32 private key in PEM format. If `SAVE_KEYS=1`,
347
    this file name will be used to save the key.
348
349

*   `BL33_KEY`: This option is used when `GENERATE_COT=1`. It specifies the
350
    file that contains the BL33 private key in PEM format. If `SAVE_KEYS=1`,
351
    this file name will be used to save the key.
352

353
354
*   `PROGRAMMABLE_RESET_ADDRESS`: This option indicates whether the reset
    vector address can be programmed or is fixed on the platform. It can take
355
356
357
    either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
    programmable reset address, it is expected that a CPU will start executing
    code directly at the right address, both on a cold and warm reset. In this
358
359
360
    case, there is no need to identify the entrypoint on boot and the boot path
    can be optimised. The `plat_get_my_entrypoint()` platform porting interface
    does not need to be implemented in this case.
361

362
363
364
365
366
367
368
369
*   `COLD_BOOT_SINGLE_CPU`: This option indicates whether the platform may
    release several CPUs out of reset. It can take either 0 (several CPUs may be
    brought up) or 1 (only one CPU will ever be brought up during cold reset).
    Default is 0. If the platform always brings up a single CPU, there is no
    need to distinguish between primary and secondary CPUs and the boot path can
    be optimised. The `plat_is_my_cpu_primary()` and
    `plat_secondary_cold_boot_setup()` platform porting interfaces do not need
    to be implemented in this case.
370

371
372
373
374
375
376
377
378
379
*   `PSCI_EXTENDED_STATE_ID`: As per PSCI1.0 Specification, there are 2 formats
    possible for the PSCI power-state parameter viz original and extended
    State-ID formats. This flag if set to 1, configures the generic PSCI layer
    to use the extended format. The default value of this flag is 0, which
    means by default the original power-state format is used by the PSCI
    implementation. This flag should be specified by the platform makefile
    and it governs the return value of PSCI_FEATURES API for CPU_SUSPEND
    smc function id.

380
381
382
383
*   `ERROR_DEPRECATED`: This option decides whether to treat the usage of
    deprecated platform APIs, helper functions or drivers within Trusted
    Firmware as error. It can take the value 1 (flag the use of deprecated
    APIs as error) or 0. The default is 0.
384

385
386
387
388
389
390
*   `SPIN_ON_BL1_EXIT`: This option introduces an infinite loop in BL1. It can
    take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
    execution in BL1 just before handing over to BL31. At this point, all
    firmware images have been loaded in memory and the MMU as well as the caches
    are turned off. Refer to the "Debugging options" section for more details.

391
392
393
394
*   `EL3_PAYLOAD_BASE`: This option enables booting an EL3 payload instead of
    the normal boot flow. It must specify the entry point address of the EL3
    payload. Please refer to the "Booting an EL3 payload" section for more
    details.
395
396
397
398
399
400

*   `PL011_GENERIC_UART`: Boolean option to indicate the PL011 driver that
    the underlying hardware is not a full PL011 UART but a minimally compliant
    generic UART, which is a subset of the PL011. The driver will not access
    any register that is not part of the SBSA generic UART specification.
    Default value is 0 (a full PL011 compliant UART is present).
401

402
#### ARM development platform specific build options
403

404
*   `ARM_TSP_RAM_LOCATION`: location of the TSP binary. Options:
405
    -   `tsram` : Trusted SRAM (default option)
406
    -   `tdram` : Trusted DRAM (if available)
407
    -   `dram`  : Secure region in DRAM (configured by the TrustZone controller)
408

409
410
For a better understanding of these options, the ARM development platform memory
map is explained in the [Firmware Design].
411

412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
*   `ARM_ROTPK_LOCATION`: used when `TRUSTED_BOARD_BOOT=1`. It specifies the
    location of the ROTPK hash returned by the function `plat_get_rotpk_info()`
    for ARM platforms. Depending on the selected option, the proper private key
    must be specified using the `ROT_KEY` option when building the Trusted
    Firmware. This private key will be used by the certificate generation tool
    to sign the BL2 and Trusted Key certificates. Available options for
    `ARM_ROTPK_LOCATION` are:

    -   `regs` : return the ROTPK hash stored in the Trusted root-key storage
        registers. The private key corresponding to this ROTPK hash is not
        currently available.
    -   `devel_rsa` : return a development public key hash embedded in the BL1
        and BL2 binaries. This hash has been obtained from the RSA public key
        `arm_rotpk_rsa.der`, located in `plat/arm/board/common/rotpk`. To use
        this option, `arm_rotprivk_rsa.pem` must be specified as `ROT_KEY` when
        creating the certificates.

429
430
431
432
433
434
435
436
*   `ARM_RECOM_STATE_ID_ENC`: The PSCI1.0 specification recommends an encoding
    for the construction of composite state-ID in the power-state parameter.
    The existing PSCI clients currently do not support this encoding of
    State-ID yet. Hence this flag is used to configure whether to use the
    recommended State-ID encoding or not. The default value of this flag is 0,
    in which case the platform is configured to expect NULL in the State-ID
    field of power-state parameter.

437
438
439
440
441
442
443
444
*   `ARM_DISABLE_TRUSTED_WDOG`: boolean option to disable the Trusted Watchdog.
    By default, ARM platforms use a watchdog to trigger a system reset in case
    an error is encountered during the boot process (for example, when an image
    could not be loaded or authenticated). The watchdog is enabled in the early
    platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
    Trusted Watchdog may be disabled at build time for testing or development
    purposes.

445
446
447
448
449
450
451
452
453
#### ARM CSS platform specific build options

*   `CSS_DETECT_PRE_1_7_0_SCP`: Boolean flag to detect SCP version
    incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
    compatible change to the MTL protocol, used for AP/SCP communication.
    Trusted Firmware no longer supports earlier SCP versions. If this option is
    set to 1 then Trusted Firmware will detect if an earlier version is in use.
    Default is 1.

454
455
456
457
458
459
460
461
462
463
#### ARM FVP platform specific build options

*   `FVP_USE_GIC_DRIVER`   : Selects the GIC driver to be built. Options:
    -    `FVP_GICV2`       : The GICv2 only driver is selected
    -    `FVP_GICV3`       : The GICv3 only driver is selected (default option)
    -    `FVP_GICV3_LEGACY`: The Legacy GICv3 driver is selected (deprecated).

    Note that if the FVP is configured for legacy VE memory map, then ARM
    Trusted Firmware must be compiled with GICv2 only driver using
    `FVP_USE_GIC_DRIVER=FVP_GICV2` build option.
464

465
466
467
468
469
470
471
472
473
474
475
476
477
478
### Creating a Firmware Image Package

FIPs are automatically created as part of the build instructions described in
the previous section. It is also possible to independently build the FIP
creation tool and FIPs if required. To do this, follow these steps:

Build the tool:

    make -C tools/fip_create

It is recommended to remove the build artifacts before rebuilding:

    make -C tools/fip_create clean

479
Create a Firmware package that contains existing BL2 and BL31 images:
480
481
482
483

    # fip_create --help to print usage information
    # fip_create <fip_name> <images to add> [--dump to show result]
    ./tools/fip_create/fip_create fip.bin --dump \
484
       --bl2 build/<platform>/debug/bl2.bin --bl31 build/<platform>/debug/bl31.bin
485
486
487
488

     Firmware Image Package ToC:
    ---------------------------
    - Trusted Boot Firmware BL2: offset=0x88, size=0x81E8
489
      file: 'build/<platform>/debug/bl2.bin'
490
    - EL3 Runtime Firmware BL31: offset=0x8270, size=0xC218
491
      file: 'build/<platform>/debug/bl31.bin'
492
493
494
495
496
497
498
499
500
501
    ---------------------------
    Creating "fip.bin"

View the contents of an existing Firmware package:

    ./tools/fip_create/fip_create fip.bin --dump

     Firmware Image Package ToC:
    ---------------------------
    - Trusted Boot Firmware BL2: offset=0x88, size=0x81E8
502
    - EL3 Runtime Firmware BL31: offset=0x8270, size=0xC218
503
504
505
506
507
508
    ---------------------------

Existing package entries can be individially updated:

    # Change the BL2 from Debug to Release version
    ./tools/fip_create/fip_create fip.bin --dump \
509
      --bl2 build/<platform>/release/bl2.bin
510
511
512
513

    Firmware Image Package ToC:
    ---------------------------
    - Trusted Boot Firmware BL2: offset=0x88, size=0x7240
514
      file: 'build/<platform>/release/bl2.bin'
515
    - EL3 Runtime Firmware BL31: offset=0x72C8, size=0xC218
516
517
518
519
520
    ---------------------------
    Updating "fip.bin"


### Debugging options
521
522
523

To compile a debug version and make the build more verbose use

524
525
    CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu- \
    BL33=<path-to>/<bl33_image>                                \
526
    make PLAT=<platform> DEBUG=1 V=1 all fip
527
528
529
530
531
532
533
534
535
536
537

AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
example DS-5) might not support this and may need an older version of DWARF
symbols to be emitted by GCC. This can be achieved by using the
`-gdwarf-<version>` flag, with the version being set to 2 or 3. Setting the
version to 2 is recommended for DS-5 versions older than 5.16.

When debugging logic problems it might also be useful to disable all compiler
optimizations by using `-O0`.

NOTE: Using `-O0` could cause output images to be larger and base addresses
538
539
might need to be recalculated (see the **Memory layout on ARM development
platforms** section in the [Firmware Design]).
540
541
542

Extra debug options can be passed to the build system by setting `CFLAGS`:

543
544
545
    CFLAGS='-O0 -gdwarf-2'                                     \
    CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu- \
    BL33=<path-to>/<bl33_image>                                \
546
    make PLAT=<platform> DEBUG=1 V=1 all fip
547

548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
It is also possible to introduce an infinite loop to help in debugging the
post-BL2 phase of the Trusted Firmware. This can be done by rebuilding BL1 with
the `SPIN_ON_BL1_EXIT=1` build flag. Refer to the "Summary of build options"
section. In this case, the developer may take control of the target using a
debugger when indicated by the console output. When using DS-5, the following
commands can be used:

    # Stop target execution
    interrupt

    #
    # Prepare your debugging environment, e.g. set breakpoints
    #

    # Jump over the debug loop
    set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4

    # Resume execution
    continue
567

568
569
### Building the Test Secure Payload

570
571
The TSP is coupled with a companion runtime service in the BL31 firmware,
called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
572
573
574
575
must be recompiled as well. For more information on SPs and SPDs, see the
"Secure-EL1 Payloads and Dispatchers" section in the [Firmware Design].

First clean the Trusted Firmware build directory to get rid of any previous
576
BL31 binary. Then to build the TSP image and include it into the FIP use:
577

578
579
    CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu- \
    BL33=<path-to>/<bl33_image>                                \
580
    make PLAT=<platform> SPD=tspd all fip
581
582
583

An additional boot loader binary file is created in the `build` directory:

584
*   `build/<platform>/<build-type>/bl32.bin`
585

586
587
588
The FIP will now contain the additional BL32 image. Here is an example
output from an FVP build in release mode including BL32 and using
FVP_AARCH64_EFI.fd as BL33 image:
589
590
591
592
593

    Firmware Image Package ToC:
    ---------------------------
    - Trusted Boot Firmware BL2: offset=0xD8, size=0x6000
      file: './build/fvp/release/bl2.bin'
594
    - EL3 Runtime Firmware BL31: offset=0x60D8, size=0x9000
595
      file: './build/fvp/release/bl31.bin'
596
    - Secure Payload BL32 (Trusted OS): offset=0xF0D8, size=0x3000
597
      file: './build/fvp/release/bl32.bin'
598
    - Non-Trusted Firmware BL33: offset=0x120D8, size=0x280000
599
600
601
602
603
      file: '../FVP_AARCH64_EFI.fd'
    ---------------------------
    Creating "build/fvp/release/fip.bin"


604
605
606
607
608
### Building the Certificate Generation Tool

The `cert_create` tool can be built separately through the following commands:

    $ cd tools/cert_create
609
    $ make PLAT=<platform> [DEBUG=1] [V=1]
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625

`DEBUG=1` builds the tool in debug mode. `V=1` makes the build process more
verbose. The following command should be used to obtain help about the tool:

    $ ./cert_create -h

The `cert_create` tool is automatically built with the `fip` target when
`GENERATE_COT=1`.


### Building a FIP image with support for Trusted Board Boot

The Trusted Board Boot feature is described in [Trusted Board Boot]. The
following steps should be followed to build a FIP image with support for this
feature.

626
1.  Fulfill the dependencies of the `mbedtls` cryptographic and image parser
Juan Castillo's avatar
Juan Castillo committed
627
628
629
630
    modules by checking out a recent version of the [mbed TLS Repository]. It
    is important to use a version that is compatible with TF and fixes any
    known security vulnerabilities. See [mbed TLS Security Center] for more
    information. This version of TF is tested with tag `mbedtls-2.2.0`.
631

Juan Castillo's avatar
Juan Castillo committed
632
    The `drivers/auth/mbedtls/mbedtls_*.mk` files contain the list of mbed TLS
633
634
    source files the modules depend upon.
    `include/drivers/auth/mbedtls/mbedtls_config.h` contains the configuration
Juan Castillo's avatar
Juan Castillo committed
635
    options required to build the mbed TLS sources.
636

Juan Castillo's avatar
Juan Castillo committed
637
638
    Note that the mbed TLS library is licensed under the Apache version 2.0
    license. Using mbed TLS source code will affect the licensing of
639
640
641
642
643
    Trusted Firmware binaries that are built using this library.

2.  Ensure that the following command line variables are set while invoking
    `make` to build Trusted Firmware:

Juan Castillo's avatar
Juan Castillo committed
644
    *   `MBEDTLS_DIR=<path of the directory containing mbed TLS sources>`
645
646
647
    *   `TRUSTED_BOARD_BOOT=1`
    *   `GENERATE_COT=1`

648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
    In the case of ARM platforms, the location of the ROTPK hash must also be
    specified at build time. Two locations are currently supported (see
    `ARM_ROTPK_LOCATION` build option):

    *   `ARM_ROTPK_LOCATION=regs`: the ROTPK hash is obtained from the Trusted
        root-key storage registers present in the platform. On Juno, this
        registers are read-only. On FVP Base and Cortex models, the registers
        are read-only, but the value can be specified using the command line
        option `bp.trusted_key_storage.public_key` when launching the model.
        On both Juno and FVP models, the default value corresponds to an
        ECDSA-SECP256R1 public key hash, whose private part is not currently
        available.

    *   `ARM_ROTPK_LOCATION=devel_rsa`: use the ROTPK hash that is hardcoded
        in the ARM platform port. The private/public RSA key pair may be
        found in `plat/arm/board/common/rotpk`.

    Example of command line using RSA development keys:

667
        CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-      \
668
        BL33=<path-to>/<bl33_image>                                     \
Juan Castillo's avatar
Juan Castillo committed
669
        MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
670
671
672
673
674
675
676
677
678
679
        make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1        \
        ARM_ROTPK_LOCATION=devel_rsa                                    \
        ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem        \
        all fip

    The result of this build will be the bl1.bin and the fip.bin binaries, with
    the difference that the FIP will include the certificates corresponding to
    the Chain of Trust described in the TBBR-client document. These certificates
    can also be found in the output build directory.

680

681
### Checking source code style
682
683
684

When making changes to the source for submission to the project, the source
must be in compliance with the Linux style guide, and to assist with this check
685
686
the project Makefile contains two targets, which both utilise the
`checkpatch.pl` script that ships with the Linux source tree.
687

688
689
690
To check the entire source tree, you must first download a copy of
`checkpatch.pl` (or the full Linux source), set the `CHECKPATCH` environment
variable to point to the script and build the target checkcodebase:
691

692
    make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
693
694
695
696

To just check the style on the files that differ between your local branch and
the remote master, use:

697
    make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
698
699

If you wish to check your patch against something other than the remote master,
700
701
set the `BASE_COMMIT` variable to your desired branch. By default, `BASE_COMMIT`
is set to `origin/master`.
702
703


704
705
6.  Building the rest of the software stack
-------------------------------------------
706

707
708
709
710
711
712
The Linaro release provides a set of scripts that automate the process of
building all components of the software stack. However, the scripts only support
a limited number of Trusted Firmware build options. Therefore, it is recommended
to modify these scripts to build all components except Trusted Firmware, and
build Trusted Firmware separately as described in the section "Building the
Trusted Firmware" above.
713

714
The instructions below are targeted at an OpenEmbedded filesystem.
715

716
717
718
1.  To exclude Trusted Firmware from the automated build process, edit the
    variant file `build-scripts/variants/<platform>-oe`, where `<platform>`
    is either `fvp` or `juno`. Add the following lines at the end of the file:
719

720
721
        # Disable ARM Trusted Firmware build
        ARM_TF_BUILD_ENABLED=0
722

723
2.  Launch the build script:
724

725
726
        CROSS_COMPILE=aarch64-linux-gnu- \
        build-scripts/build-all.sh <platform>-oe
727

728
### Preparing the Firmware Image Package
729

730
731
732
The EDK2 binary should be specified as `BL33` in the `make` command line when
building the Trusted Firmware. See the "Building the Trusted Firmware" section
above. The EDK2 binary for use with the ARM Trusted Firmware can be found here:
733

734
735
    uefi/edk2/Build/ArmVExpress-FVP-AArch64-Minimal/DEBUG_GCC49/FV/FVP_AARCH64_EFI.fd   [for FVP]
    uefi/edk2/Build/ArmJuno/DEBUG_GCC49/FV/BL33_AP_UEFI.fd                              [for Juno]
736

737
### Building an alternative EDK2
738

739
740
*   By default, EDK2 is built in debug mode. To build a release version instead,
    change the following line in the variant file:
741

742
        UEFI_BUILD_MODE=DEBUG
743

744
    into:
745

746
        UEFI_BUILD_MODE=RELEASE
747

748
749
750
*   On FVP, if legacy GICv2 locations are used, the EDK2 platform makefile must
    be updated. This is required as EDK2 does not support probing for the GIC
    location. To do this, first clean the EDK2 build directory:
751

752
        build-scripts/build-uefi.sh fvp-oe clean
753

754
    Then edit the following file:
755

756
        uefi/edk2/ArmPlatformPkg/ArmVExpressPkg/ArmVExpress-FVP-AArch64.mak
757

758
    and add the following build flag into the `EDK2_MACROS` variable:
759

760
761
        -D ARM_FVP_LEGACY_GICV2_LOCATION=1

762
763
    Then rebuild everything as described above in step 2.

764
765
    Finally rebuild the Trusted Firmware to generate a new FIP using the
    instructions in the "Building the Trusted Firmware" section.
766

767

768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
7.  EL3 payloads alternative boot flow
--------------------------------------

On a pre-production system, the ability to execute arbitrary, bare-metal code at
the highest exception level is required. It allows full, direct access to the
hardware, for example to run silicon soak tests.

Although it is possible to implement some baremetal secure firmware from
scratch, this is a complex task on some platforms, depending on the level of
configuration required to put the system in the expected state.

Rather than booting a baremetal application, a possible compromise is to boot
`EL3 payloads` through the Trusted Firmware instead. This is implemented as an
alternative boot flow, where a modified BL2 boots an EL3 payload, instead of
loading the other BL images and passing control to BL31. It reduces the
complexity of developing EL3 baremetal code by:

*   putting the system into a known architectural state;
*   taking care of platform secure world initialization;
787
*   loading the SCP_BL2 image if required by the platform.
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805

When booting an EL3 payload on ARM standard platforms, the configuration of the
TrustZone controller is simplified such that only region 0 is enabled and is
configured to permit secure access only. This gives full access to the whole
DRAM to the EL3 payload.

The system is left in the same state as when entering BL31 in the default boot
flow. In particular:

*   Running in EL3;
*   Current state is AArch64;
*   Little-endian data access;
*   All exceptions disabled;
*   MMU disabled;
*   Caches disabled.


8.  Preparing the images to run on FVP
806
--------------------------------------
807

808
809
810
Note: This section can be ignored when booting an EL3 payload, as no Flattened
Device Tree or kernel image is needed in this case.

811
### Obtaining the Flattened Device Trees
812
813

Depending on the FVP configuration and Linux configuration used, different
814
FDT files are required. FDTs for the Foundation and Base FVPs can be found in
815
the Trusted Firmware source directory under `fdts/`. The Foundation FVP has a
816
subset of the Base FVP components. For example, the Foundation FVP lacks CLCD
817
and MMC support, and has only one CPU cluster.
818

819
820
821
Note: It is not recommended to use the FDTs built along the kernel because not
all FDTs are available from there.

822
823
824
*   `fvp-base-gicv2-psci.dtb`

    (Default) For use with both AEMv8 and Cortex-A57-A53 Base FVPs with
825
    Base memory map configuration.
826
827
828

*   `fvp-base-gicv2legacy-psci.dtb`

829
    For use with AEMv8 Base FVP with legacy VE GIC memory map configuration.
830
831
832

*   `fvp-base-gicv3-psci.dtb`

833
834
    For use with both AEMv8 and Cortex-A57-A53 Base FVPs with Base memory map
    configuration and Linux GICv3 support.
835

836
837
838
839
840
841
842
843
844
845
846
847
848
*   `fvp-foundation-gicv2-psci.dtb`

    (Default) For use with Foundation FVP with Base memory map configuration.

*   `fvp-foundation-gicv2legacy-psci.dtb`

    For use with Foundation FVP with legacy VE GIC memory map configuration.

*   `fvp-foundation-gicv3-psci.dtb`

    For use with Foundation FVP with Base memory map configuration and Linux
    GICv3 support.

849
Copy the chosen FDT blob as `fdt.dtb` to the directory from which the FVP
850
is launched. Alternatively a symbolic link may be used.
851

852
853
### Preparing the kernel image

854
855
Copy the kernel image file `linux/arch/arm64/boot/Image` to the directory from
which the FVP is launched. Alternatively a symbolic link may be used.
856
857


858
9.  Running the software on FVP
859
-------------------------------
860

861
This version of the ARM Trusted Firmware has been tested on the following ARM
862
863
FVPs (64-bit versions only).

864
865
866
867
868
*   `Foundation_Platform` (Version 9.4, Build 9.4.59)
*   `FVP_Base_AEMv8A-AEMv8A` (Version 7.0, Build 0.8.7004)
*   `FVP_Base_Cortex-A57x4-A53x4` (Version 7.0, Build 0.8.7004)
*   `FVP_Base_Cortex-A57x1-A53x1` (Version 7.0, Build 0.8.7004)
*   `FVP_Base_Cortex-A57x2-A53x4` (Version 7.0, Build 0.8.7004)
869
870
871

NOTE: The build numbers quoted above are those reported by launching the FVP
with the `--version` parameter.
872
873
874

NOTE: The software will not work on Version 1.0 of the Foundation FVP.
The commands below would report an `unhandled argument` error in this case.
875

876
877
NOTE: The Foundation FVP does not provide a debugger interface.

878
879
880
The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
downloaded for free from [ARM's website][ARM FVP website].

881
882
883
884
885
886
887
888
The Linaro release provides a script to run the software on FVP. However, it
only supports a limited number of model parameter options. Therefore, it is
recommended to launch the FVP manually for all use cases described below.

Please refer to the FVP documentation for a detailed description of the model
parameter options. A brief description of the important ones that affect the ARM
Trusted Firmware and normal world software behavior is provided below.

889
890

### Running on the Foundation FVP with reset to BL1 entrypoint
891

892
The following `Foundation_Platform` parameters should be used to boot Linux with
893
894
4 CPUs using the ARM Trusted Firmware.

895
896
897
898
899
900
901
902
903
904
    <path-to>/Foundation_Platform                   \
    --cores=4                                       \
    --secure-memory                                 \
    --visualization                                 \
    --gicv3                                         \
    --data="<path-to>/<bl1-binary>"@0x0             \
    --data="<path-to>/<FIP-binary>"@0x08000000      \
    --data="<path-to>/<fdt>"@0x83000000             \
    --data="<path-to>/<kernel-binary>"@0x80080000   \
    --block-device="<path-to>/<file-system-image>"
905

906
907
1.  The `--data="<path-to-some-binary>"@0x...` parameters are used to load
    binaries into memory.
908

909
910
911
912
913
914
915
916
    *   BL1 is loaded at the start of the Trusted ROM.
    *   The Firmware Image Package is loaded at the start of NOR FLASH0.
    *   The Linux kernel image and device tree are loaded in DRAM.

2.  The `--block-device` parameter is used to specify the path to the file
    system image provided to Linux via VirtioBlock. Note that it must point to
    the real file and that a symbolic link to this file cannot be used with the
    FVP.
917

918
919
The default use-case for the Foundation FVP is to enable the GICv3 device in
the model but use the GICv2 FDT, in order for Linux to drive the GIC in GICv2
920
921
emulation mode.

922
### Notes regarding Base FVP configuration options
923

924
925
Please refer to these notes in the subsequent "Running on the Base FVP"
sections.
926

927
928
929
1.  The `-C bp.flashloader0.fname` parameter is used to load a Firmware Image
    Package at the start of NOR FLASH0 (see the "Building the Trusted Firmware"
    section above).
930

931
932
933
2.  Using `cache_state_modelled=1` makes booting very slow. The software will
    still work (and run much faster) without this option but this will hide any
    cache maintenance defects in the software.
934

935
936
937
938
939
940
941
942
943
944
945
3.  The `-C bp.virtioblockdevice.image_path` parameter is used to specify the
    path to the file system image provided to Linux via VirtioBlock. Note that
    it must point to the real file and that a symbolic link to this file cannot
    be used with the FVP. Ensure that the FVP doesn't output any error messages.
    If the following error message is displayed:

        ERROR: BlockDevice: Failed to open "<path-to>/<file-system-image>"!

    then make sure the path to the file-system image in the model parameter is
    correct and that read permission is correctly set on the file-system image
    file.
946

947
948
949
950
951
952
4.  Setting the `-C bp.secure_memory` parameter to `1` is only supported on
    Base FVP versions 5.4 and newer. Setting this parameter to `0` is also
    supported. The `-C bp.tzc_400.diagnostics=1` parameter is optional. It
    instructs the FVP to provide some helpful information if a secure memory
    violation occurs.

953
954
955
956
957
958
5.  The `--data="<path-to-some-binary>"@<base-address-of-binary>` parameter is
    used to load images into Base FVP memory. The base addresses used should
    match the image base addresses used while linking the images. This parameter
    is used to load the Linux kernel image and device tree into DRAM.

6.  This and the following notes only apply when the firmware is built with
959
960
961
    the `RESET_TO_BL31` option.

    The `--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>`
962
963
964
    parameter is needed to load the individual bootloader images in memory.
    BL32 image is only needed if BL31 has been built to expect a Secure-EL1
    Payload.
965

966
7.  The `-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>` parameter, where
967
968
969
    X and Y are the cluster and CPU numbers respectively, is used to set the
    reset vector for each core.

970
8.  Changing the default value of `FVP_SHARED_DATA_LOCATION` will also require
971
972
973
    changing the value of
    `--data="<path-to><bl31-binary>"@<base-address-of-bl31>` and
    `-C cluster<X>.cpu<X>.RVBAR=@<base-address-of-bl31>`, to the new value of
974
    `BL31_BASE`.
975

976
9.  Changing the default value of `ARM_TSP_RAM_LOCATION` will also require
977
978
    changing the value of
    `--data="<path-to><bl32-binary>"@<base-address-of-bl32>` to the new value of
979
    `BL32_BASE`.
980

981
982
983
984
985
986
987
988

### Running on the AEMv8 Base FVP with reset to BL1 entrypoint

Please read "Notes regarding Base FVP configuration options" section above for
information about some of the options to run the software.

The following `FVP_Base_AEMv8A-AEMv8A` parameters should be used to boot Linux
with 8 CPUs using the ARM Trusted Firmware.
989

990
991
992
993
994
995
996
997
998
999
1000
    <path-to>/FVP_Base_AEMv8A-AEMv8A                            \
    -C pctl.startup=0.0.0.0                                     \
    -C bp.secure_memory=1                                       \
    -C bp.tzc_400.diagnostics=1                                 \
    -C cluster0.NUM_CORES=4                                     \
    -C cluster1.NUM_CORES=4                                     \
    -C cache_state_modelled=1                                   \
    -C bp.secureflashloader.fname="<path-to>/<bl1-binary>"      \
    -C bp.flashloader0.fname="<path-to>/<FIP-binary>"           \
    --data cluster0.cpu0="<path-to>/<fdt>"@0x83000000           \
    --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1001
    -C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>"
1002

1003
1004
1005
1006
### Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint

Please read "Notes regarding Base FVP configuration options" section above for
information about some of the options to run the software.
1007
1008
1009
1010

The following `FVP_Base_Cortex-A57x4-A53x4` model parameters should be used to
boot Linux with 8 CPUs using the ARM Trusted Firmware.

1011
1012
1013
1014
1015
1016
1017
1018
1019
    <path-to>/FVP_Base_Cortex-A57x4-A53x4                       \
    -C pctl.startup=0.0.0.0                                     \
    -C bp.secure_memory=1                                       \
    -C bp.tzc_400.diagnostics=1                                 \
    -C cache_state_modelled=1                                   \
    -C bp.secureflashloader.fname="<path-to>/<bl1-binary>"      \
    -C bp.flashloader0.fname="<path-to>/<FIP-binary>"           \
    --data cluster0.cpu0="<path-to>/<fdt>"@0x83000000           \
    --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1020
    -C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>"
1021

1022
### Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036

Please read "Notes regarding Base FVP configuration options" section above for
information about some of the options to run the software.

The following `FVP_Base_AEMv8A-AEMv8A` parameters should be used to boot Linux
with 8 CPUs using the ARM Trusted Firmware.

    <path-to>/FVP_Base_AEMv8A-AEMv8A                             \
    -C pctl.startup=0.0.0.0                                      \
    -C bp.secure_memory=1                                        \
    -C bp.tzc_400.diagnostics=1                                  \
    -C cluster0.NUM_CORES=4                                      \
    -C cluster1.NUM_CORES=4                                      \
    -C cache_state_modelled=1                                    \
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
    -C cluster0.cpu0.RVBAR=0x04023000                            \
    -C cluster0.cpu1.RVBAR=0x04023000                            \
    -C cluster0.cpu2.RVBAR=0x04023000                            \
    -C cluster0.cpu3.RVBAR=0x04023000                            \
    -C cluster1.cpu0.RVBAR=0x04023000                            \
    -C cluster1.cpu1.RVBAR=0x04023000                            \
    -C cluster1.cpu2.RVBAR=0x04023000                            \
    -C cluster1.cpu3.RVBAR=0x04023000                            \
    --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04023000    \
    --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000    \
1047
    --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000    \
1048
1049
    --data cluster0.cpu0="<path-to>/<fdt>"@0x83000000            \
    --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000  \
1050
1051
    -C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>"

1052
### Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064

Please read "Notes regarding Base FVP configuration options" section above for
information about some of the options to run the software.

The following `FVP_Base_Cortex-A57x4-A53x4` model parameters should be used to
boot Linux with 8 CPUs using the ARM Trusted Firmware.

    <path-to>/FVP_Base_Cortex-A57x4-A53x4                        \
    -C pctl.startup=0.0.0.0                                      \
    -C bp.secure_memory=1                                        \
    -C bp.tzc_400.diagnostics=1                                  \
    -C cache_state_modelled=1                                    \
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
    -C cluster0.cpu0.RVBARADDR=0x04023000                        \
    -C cluster0.cpu1.RVBARADDR=0x04023000                        \
    -C cluster0.cpu2.RVBARADDR=0x04023000                        \
    -C cluster0.cpu3.RVBARADDR=0x04023000                        \
    -C cluster1.cpu0.RVBARADDR=0x04023000                        \
    -C cluster1.cpu1.RVBARADDR=0x04023000                        \
    -C cluster1.cpu2.RVBARADDR=0x04023000                        \
    -C cluster1.cpu3.RVBARADDR=0x04023000                        \
    --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04023000    \
    --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000    \
1075
    --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000    \
1076
1077
    --data cluster0.cpu0="<path-to>/<fdt>"@0x83000000            \
    --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000  \
1078
1079
    -C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>"

1080
1081
1082
### Configuring the GICv2 memory map

The Base FVP models support GICv2 with the default model parameters at the
1083
1084
following addresses. The Foundation FVP also supports these addresses when
configured for GICv3 in GICv2 emulation mode.
1085
1086
1087
1088
1089
1090

    GICv2 Distributor Interface     0x2f000000
    GICv2 CPU Interface             0x2c000000
    GICv2 Virtual CPU Interface     0x2c010000
    GICv2 Hypervisor Interface      0x2c02f000

1091
The AEMv8 Base FVP can be configured to support GICv2 at addresses
1092
1093
corresponding to the legacy (Versatile Express) memory map as follows. These are
the default addresses when using the Foundation FVP in GICv2 mode.
1094
1095
1096
1097
1098
1099

    GICv2 Distributor Interface     0x2c001000
    GICv2 CPU Interface             0x2c002000
    GICv2 Virtual CPU Interface     0x2c004000
    GICv2 Hypervisor Interface      0x2c006000

1100
1101
1102
The choice of memory map is reflected in the build variant field (bits[15:12])
in the `SYS_ID` register (Offset `0x0`) in the Versatile Express System
registers memory map (`0x1c010000`).
1103
1104
1105

*   `SYS_ID.Build[15:12]`

1106
    `0x1` corresponds to the presence of the Base GIC memory map. This is the
1107
    default value on the Base FVPs.
1108
1109
1110

*   `SYS_ID.Build[15:12]`

1111
1112
1113
1114
    `0x0` corresponds to the presence of the Legacy VE GIC memory map. This is
    the default value on the Foundation FVP.

This register can be configured as described in the following sections.
1115

1116
1117
1118
NOTE: If the legacy VE GIC memory map is used, then Trusted Firmware must be
compiled with the GICv2 only driver, and the corresponding FDT and BL33 images
should be used.
1119

1120
1121
#### Configuring AEMv8 Foundation FVP GIC for legacy VE memory map

1122
1123
The following parameters configure the Foundation FVP to use GICv2 with the
legacy VE memory map:
1124

1125
    <path-to>/Foundation_Platform             \
1126
    --cores=4                                 \
1127
    --secure-memory                           \
1128
1129
1130
1131
1132
    --visualization                           \
    --no-gicv3                                \
    --data="<path-to>/<bl1-binary>"@0x0       \
    --data="<path-to>/<FIP-binary>"@0x8000000 \
    --block-device="<path-to>/<file-system-image>"
1133
1134
1135

Explicit configuration of the `SYS_ID` register is not required.

1136
#### Configuring AEMv8 Base FVP GIC for legacy VE memory map
1137

1138
The following parameters configure the AEMv8 Base FVP to use GICv2 with the
1139
1140
legacy VE memory map. They must added to the parameters described in the
"Running on the AEMv8 Base FVP" section above:
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154

    -C cluster0.gic.GICD-offset=0x1000                  \
    -C cluster0.gic.GICC-offset=0x2000                  \
    -C cluster0.gic.GICH-offset=0x4000                  \
    -C cluster0.gic.GICH-other-CPU-offset=0x5000        \
    -C cluster0.gic.GICV-offset=0x6000                  \
    -C cluster0.gic.PERIPH-size=0x8000                  \
    -C cluster1.gic.GICD-offset=0x1000                  \
    -C cluster1.gic.GICC-offset=0x2000                  \
    -C cluster1.gic.GICH-offset=0x4000                  \
    -C cluster1.gic.GICH-other-CPU-offset=0x5000        \
    -C cluster1.gic.GICV-offset=0x6000                  \
    -C cluster1.gic.PERIPH-size=0x8000                  \
    -C gic_distributor.GICD-alias=0x2c001000            \
1155
    -C gicv3.gicv2-only=1                               \
1156
    -C bp.variant=0x0
1157

1158
1159
1160
The `bp.variant` parameter corresponds to the build variant field of the
`SYS_ID` register.  Setting this to `0x0` allows the ARM Trusted Firmware to
detect the legacy VE memory map while configuring the GIC.
1161

1162
### Booting an EL3 payload on FVP
1163

1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
Booting an EL3 payload on FVP requires a couple of changes to the way the
model is normally invoked.

First of all, the EL3 payload image is not part of the FIP and is not loaded by
the Trusted Firmware. Therefore, it must be loaded in memory some other way.
There are 2 ways of doing that:

1.  It can be loaded over JTAG at the appropriate time. The infinite loop
    introduced in BL1 when compiling the Trusted Firmware with
    `SPIN_ON_BL1_EXIT=1` stops execution at the right moment for a debugger to
    take control of the target and load the payload.

2.  It can be pre-loaded in the FVP memory using the following model parameter:
1177

1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
        --data="<path-to-binary>"@<base-address-of-binary>

    The base address provided to the FVP must match the `EL3_PAYLOAD_BASE`
    address used when building the Trusted Firmware.

Secondly, the EL3 payloads boot flow requires the CPUs mailbox to be cleared
at reset for the secondary CPUs holding pen to work properly. Unfortunately,
its reset value is undefined on FVP. One way to clear it is to create an
8-byte file containing all zero bytes and pre-load it into the FVP memory at the
mailbox address (i.e. `0x04000000`) using the same `--data` FVP parameter as
described above.

The following command creates such a file called `mailbox.dat`:

    dd if=/dev/zero of=mailbox.dat bs=1 count=8


10.  Running the software on Juno
---------------------------------
1197

1198
This version of the ARM Trusted Firmware has been tested on Juno r0 and Juno r1.
1199

1200
1201
1202
1203
1204
To execute the software stack on Juno, the version of the Juno board recovery
image indicated in the [Linaro Release Notes] must be installed. If you have an
earlier version installed or are unsure which version is installed, please
re-install the recovery image by following the [Instructions for using Linaro's
deliverables on Juno][Juno Instructions].
1205

1206
### Preparing Trusted Firmware images
1207

1208
1209
1210
1211
1212
1213
The Juno platform requires a SCP_BL1 and a SCP_BL2 image to boot up. The
SCP_BL1 image contains the ROM firmware that runs on the SCP (System Control
Processor), whereas the SCP_BL2 image contains the SCP Runtime firmware. Both
images are embedded within the Juno board recovery image, these are the files
`bl0.bin` and `bl30.bin`, respectively. Please note that these filenames still
use the old terminology.
1214

1215
1216
The SCP_BL2 file must be part of the FIP image. Therefore, its path must be
supplied using the `SCP_BL2` variable on the command line when building the
1217
FIP. Please refer to the section "Building the Trusted Firmware".
1218

1219
After building Trusted Firmware, the files `bl1.bin` and `fip.bin` need copying
1220
to the `SOFTWARE/` directory of the Juno SD card.
1221

1222
### Other Juno software information
1223

1224
1225
1226
1227
Please visit the [ARM Platforms Portal] to get support and obtain any other Juno
software information. Please also refer to the [Juno Getting Started Guide] to
get more detailed information about the Juno ARM development platform and how to
configure it.
1228

1229
1230
1231
### Testing SYSTEM SUSPEND on Juno

The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
1232
1233
1234
1235
1236
1237
to RAM. For more details refer to section 5.16 of [PSCI]. The [Linaro Release
Notes] point to the required SCP and motherboard firmware binaries supporting
this feature on Juno. The mainline linux kernel does not yet have support for
this feature on Juno but it is queued to be merged in v4.4. Till that becomes
available, the feature can be tested by using a custom kernel built from the
following repository:
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263

    git clone git://git.kernel.org/pub/scm/linux/kernel/git/lpieralisi/linux.git
    cd linux
    git checkout firmware/psci-1.0

Configure the linux kernel:

    export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
    make ARCH=arm64 defconfig

The feature is tested conveniently by using the RTC. Enable the RTC driver in
menuconfig

    make ARCH=arm64 menuconfig

The PL031 RTC driver can be enabled at the following location in menuconfig

    ARM AMBA PL031 RTC
      |   Location:
      |     -> Device Drivers
      |       -> Real Time Clock

Build the kernel

    make ARCH=arm64 Image -j8

1264
1265
Replace the kernel image in the `SOFTWARE/` directory of the Juno SD card with
the `Image` from `arch/arm64/boot/` of the linux directory.
1266
1267
1268
1269
1270
1271
1272
1273
1274

Reset the board and wait for it to boot. At the shell prompt issue the
following command:

    echo +10 > /sys/class/rtc/rtc1/wakealarm
    echo -n mem > /sys/power/state

The Juno board should suspend to RAM and then wakeup after 10 seconds due to
wakeup interrupt from RTC.
1275

1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292

11.  Changes required for booting Linux on FVP in GICv3 mode
------------------------------------------------------------

In case the TF FVP port is built with the build option
`FVP_USE_GIC_DRIVER=FVP_GICV3`, then the GICv3 hardware cannot be used in
GICv2 legacy mode. The default build of UEFI for FVP in
[latest tracking kernel][Linaro Release Notes] configures GICv3 in GICv2 legacy
mode. This can be changed by setting the build flag
`gArmTokenSpaceGuid.PcdArmGicV3WithV2Legacy` to FALSE in
`uefi/edk2/ArmPlatformPkg/ArmVExpressPkg/ArmVExpress-FVP-AArch64.dsc`.

Recompile UEFI as mentioned [here][FVP Instructions].

The GICv3 DTBs found in ARM Trusted Firmware source directory can be
used to test the GICv3 kernel on the respective FVP models.

1293
1294
- - - - - - - - - - - - - - - - - - - - - - - - - -

1295
_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
1296
1297


1298
[Firmware Design]:             firmware-design.md
1299
[ARM FVP website]:             http://www.arm.com/fvp
1300
1301
1302
1303
[Linaro Release Notes]:        https://community.arm.com/docs/DOC-10952#jive_content_id_Linaro_Release_1510
[ARM Platforms Portal]:        https://community.arm.com/groups/arm-development-platforms
[Linaro SW Instructions]:      https://community.arm.com/docs/DOC-10803
[Juno Instructions]:           https://community.arm.com/docs/DOC-10804
1304
[FVP Instructions]:            https://community.arm.com/docs/DOC-10831
1305
[Juno Getting Started Guide]:  http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
1306
[DS-5]:                        http://www.arm.com/products/tools/software-tools/ds-5/index.php
Juan Castillo's avatar
Juan Castillo committed
1307
1308
[mbed TLS Repository]:         https://github.com/ARMmbed/mbedtls.git
[mbed TLS Security Center]:    https://tls.mbed.org/security
1309
[PSCI]:                        http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf "Power State Coordination Interface PDD (ARM DEN 0022C)"
1310
[Trusted Board Boot]:          trusted-board-boot.md