platform_def.h 7.8 KB
Newer Older
1
/*
Roberto Vargas's avatar
Roberto Vargas committed
2
 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#ifndef PLATFORM_DEF_H
#define PLATFORM_DEF_H
9

10
11
12
13
14
15
16
17
18
19
20
/* Enable the dynamic translation tables library. */
#ifdef AARCH32
# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
#  define PLAT_XLAT_TABLES_DYNAMIC     1
# endif
#else
# if defined(IMAGE_BL31) && RESET_TO_BL31
#  define PLAT_XLAT_TABLES_DYNAMIC     1
# endif
#endif /* AARCH32 */

21
#include <arm_def.h>
22
#include <arm_spm_def.h>
23
24
#include <common_def.h>
#include <tzc400.h>
25
#include <utils_def.h>
26
#include <v2m_def.h>
27
#include "../fvp_def.h"
28

29
/* Required platform porting definitions */
30
31
32
#define PLATFORM_CORE_COUNT \
	(FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)

33
#define PLAT_NUM_PWR_DOMAINS		(FVP_CLUSTER_COUNT + \
34
					PLATFORM_CORE_COUNT) + 1
35

36
#define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
37

38
/*
39
 * Other platform porting definitions are provided by included headers
40
 */
41

42
/*
43
 * Required ARM standard platform porting definitions
44
 */
45
#define PLAT_ARM_CLUSTER_COUNT		FVP_CLUSTER_COUNT
46

47
#define PLAT_ARM_TRUSTED_SRAM_SIZE	UL(0x00040000)	/* 256 KB */
48

49
50
#define PLAT_ARM_TRUSTED_ROM_BASE	UL(0x00000000)
#define PLAT_ARM_TRUSTED_ROM_SIZE	UL(0x04000000)	/* 64 MB */
51

52
53
#define PLAT_ARM_TRUSTED_DRAM_BASE	UL(0x06000000)
#define PLAT_ARM_TRUSTED_DRAM_SIZE	UL(0x02000000)	/* 32 MB */
54

55
/* virtual address used by dynamic mem_protect for chunk_base */
56
#define PLAT_ARM_MEM_PROTEC_VA_FRAME	UL(0xc0000000)
57

58
/* No SCP in FVP */
59
#define PLAT_ARM_SCP_TZC_DRAM1_SIZE	UL(0x0)
60

61
#define PLAT_ARM_DRAM2_SIZE		UL(0x80000000)
62

63
/*
64
 * Load address of BL33 for this platform port
65
 */
66
#define PLAT_ARM_NS_IMAGE_OFFSET	(ARM_DRAM1_BASE + UL(0x8000000))
67

68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
/*
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 */
#if defined(IMAGE_BL31)
# if ENABLE_SPM
#  define PLAT_ARM_MMAP_ENTRIES		9
#  define MAX_XLAT_TABLES		7
#  define PLAT_SP_IMAGE_MMAP_REGIONS	7
#  define PLAT_SP_IMAGE_MAX_XLAT_TABLES	10
# else
#  define PLAT_ARM_MMAP_ENTRIES		8
#  define MAX_XLAT_TABLES		5
# endif
#elif defined(IMAGE_BL32)
# define PLAT_ARM_MMAP_ENTRIES		8
# define MAX_XLAT_TABLES		5
#elif !USE_ROMLIB
# define PLAT_ARM_MMAP_ENTRIES		11
# define MAX_XLAT_TABLES		5
#else
# define PLAT_ARM_MMAP_ENTRIES		12
# define MAX_XLAT_TABLES		6
#endif

/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
97
#define PLAT_ARM_MAX_BL1_RW_SIZE	UL(0xB000)
98
99
100
101
102
103

/*
 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
 */

#if USE_ROMLIB
104
105
#define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0x1000)
#define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0xe000)
106
#else
107
108
#define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0)
#define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0)
109
110
111
112
113
114
115
#endif

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
116
# define PLAT_ARM_MAX_BL2_SIZE		UL(0x1D000)
117
#else
118
# define PLAT_ARM_MAX_BL2_SIZE		UL(0x11000)
119
120
121
122
123
124
125
#endif

/*
 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
 * calculated using the current BL31 PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
 */
126
#define PLAT_ARM_MAX_BL31_SIZE		UL(0x3B000)
127
128
129
130
131
132
133

#ifdef AARCH32
/*
 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
 */
134
# define PLAT_ARM_MAX_BL32_SIZE		UL(0x3B000)
135
#endif
136

137
138
139
140
141
/*
 * Size of cacheable stacks
 */
#if defined(IMAGE_BL1)
# if TRUSTED_BOARD_BOOT
142
#  define PLATFORM_STACK_SIZE		UL(0x1000)
143
# else
144
#  define PLATFORM_STACK_SIZE		UL(0x440)
145
146
147
# endif
#elif defined(IMAGE_BL2)
# if TRUSTED_BOARD_BOOT
148
#  define PLATFORM_STACK_SIZE		UL(0x1000)
149
# else
150
#  define PLATFORM_STACK_SIZE		UL(0x400)
151
152
# endif
#elif defined(IMAGE_BL2U)
153
# define PLATFORM_STACK_SIZE		UL(0x400)
154
155
#elif defined(IMAGE_BL31)
# if ENABLE_SPM
156
#  define PLATFORM_STACK_SIZE		UL(0x600)
157
# elif PLAT_XLAT_TABLES_DYNAMIC
158
#  define PLATFORM_STACK_SIZE		UL(0x800)
159
# else
160
#  define PLATFORM_STACK_SIZE		UL(0x400)
161
162
# endif
#elif defined(IMAGE_BL32)
163
# define PLATFORM_STACK_SIZE		UL(0x440)
164
165
166
167
168
169
170
171
172
173
174
175
#endif

#define MAX_IO_DEVICES			3
#define MAX_IO_HANDLES			4

/* Reserve the last block of flash for PSCI MEM PROTECT flag */
#define PLAT_ARM_FIP_BASE		V2M_FLASH0_BASE
#define PLAT_ARM_FIP_MAX_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

#define PLAT_ARM_NVM_BASE		V2M_FLASH0_BASE
#define PLAT_ARM_NVM_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

176
/*
177
 * PL011 related constants
178
 */
179
180
#define PLAT_ARM_BOOT_UART_BASE		V2M_IOFPGA_UART0_BASE
#define PLAT_ARM_BOOT_UART_CLK_IN_HZ	V2M_IOFPGA_UART0_CLK_IN_HZ
181

182
183
184
#define PLAT_ARM_BL31_RUN_UART_BASE		V2M_IOFPGA_UART1_BASE
#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ	V2M_IOFPGA_UART1_CLK_IN_HZ

185
186
187
#define PLAT_ARM_SP_MIN_RUN_UART_BASE		V2M_IOFPGA_UART1_BASE
#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ	V2M_IOFPGA_UART1_CLK_IN_HZ

188
189
#define PLAT_ARM_CRASH_UART_BASE	PLAT_ARM_BL31_RUN_UART_BASE
#define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
190
191
192
193

#define PLAT_ARM_TSP_UART_BASE		V2M_IOFPGA_UART2_BASE
#define PLAT_ARM_TSP_UART_CLK_IN_HZ	V2M_IOFPGA_UART2_CLK_IN_HZ

194
#define PLAT_FVP_SMMUV3_BASE		UL(0x2b400000)
195

196
/* CCI related constants */
197
#define PLAT_FVP_CCI400_BASE		UL(0x2c090000)
198
199
200
201
#define PLAT_FVP_CCI400_CLUS0_SL_PORT	3
#define PLAT_FVP_CCI400_CLUS1_SL_PORT	4

/* CCI-500/CCI-550 on Base platform */
202
#define PLAT_FVP_CCI5XX_BASE		UL(0x2a000000)
203
204
#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT	5
#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT	6
205

206
/* CCN related constants. Only CCN 502 is currently supported */
207
#define PLAT_ARM_CCN_BASE		UL(0x2e000000)
208
209
#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP	1, 5, 7, 11

210
/* System timer related constants */
211
#define PLAT_ARM_NSTIMER_FRAME_ID		U(1)
212

213
214
215
216
/* Mailbox base address */
#define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE


217
218
219
220
221
222
223
224
225
226
227
228
229
230
/* TrustZone controller related constants
 *
 * Currently only filters 0 and 2 are connected on Base FVP.
 * Filter 0 : CPU clusters (no access to DRAM by default)
 * Filter 1 : not connected
 * Filter 2 : LCDs (access to VRAM allowed by default)
 * Filter 3 : not connected
 * Programming unconnected filters will have no effect at the
 * moment. These filter could, however, be connected in future.
 * So care should be taken not to configure the unused filters.
 *
 * Allow only non-secure access to all DRAM to supported devices.
 * Give access to the CPUs and Virtio. Some devices
 * would normally use the default ID so allow that too.
231
 */
232
#define PLAT_ARM_TZC_BASE		UL(0x2a4a0000)
233
#define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT(0)
234
235
236
237
238
239
240
241

#define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT)	|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI)		|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP)		|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO)	|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))

242
243
244
245
246
247
248
249
250
251
252
253
254
255
/*
 * GIC related constants to cater for both GICv2 and GICv3 instances of an
 * FVP. They could be overriden at runtime in case the FVP implements the legacy
 * VE memory map.
 */
#define PLAT_ARM_GICD_BASE		BASE_GICD_BASE
#define PLAT_ARM_GICR_BASE		BASE_GICR_BASE
#define PLAT_ARM_GICC_BASE		BASE_GICC_BASE

/*
 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
 * terminology. On a GICv2 system or mode, the lists will be merged and treated
 * as Group 0 interrupts.
 */
256
257
#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
	ARM_G1S_IRQ_PROPS(grp), \
258
	INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
259
			GIC_INTR_CFG_LEVEL), \
260
	INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
261
262
263
264
			GIC_INTR_CFG_LEVEL)

#define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp)

265
266
267
#define PLAT_ARM_PRIVATE_SDEI_EVENTS	ARM_SDEI_PRIVATE_EVENTS
#define PLAT_ARM_SHARED_SDEI_EVENTS	ARM_SDEI_SHARED_EVENTS

268
269
270
#define PLAT_ARM_SP_IMAGE_STACK_BASE	(ARM_SP_IMAGE_NS_BUF_BASE +	\
					 ARM_SP_IMAGE_NS_BUF_SIZE)

271
272
#define PLAT_SP_PRI			PLAT_RAS_PRI

273
#endif /* PLATFORM_DEF_H */