psci_off.c 5.74 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <assert.h>
#include <string.h>
9
10
11
12
13
14
15
16

#include <arch.h>
#include <arch_helpers.h>
#include <common/debug.h>
#include <lib/pmf/pmf.h>
#include <lib/runtime_instr.h>
#include <plat/common/platform.h>

17
18
#include "psci_private.h"

19
20
21
22
23
/******************************************************************************
 * Construct the psci_power_state to request power OFF at all power levels.
 ******************************************************************************/
static void psci_set_power_off_state(psci_power_state_t *state_info)
{
24
	unsigned int lvl;
25
26
27
28
29

	for (lvl = PSCI_CPU_PWR_LVL; lvl <= PLAT_MAX_PWR_LVL; lvl++)
		state_info->pwr_domain_state[lvl] = PLAT_MAX_OFF_STATE;
}

30
/******************************************************************************
31
 * Top level handler which is called when a cpu wants to power itself down.
32
33
34
35
36
37
38
39
40
41
 * It's assumed that along with turning the cpu power domain off, power
 * domains at higher levels will be turned off as far as possible. It finds
 * the highest level where a domain has to be powered off by traversing the
 * node information and then performs generic, architectural, platform setup
 * and state management required to turn OFF that power domain and domains
 * below it. e.g. For a cpu that's to be powered OFF, it could mean programming
 * the power controller whereas for a cluster that's to be powered off, it will
 * call the platform specific code which will disable coherency at the
 * interconnect level if the cpu is the last in the cluster and also the
 * program the power controller.
42
 ******************************************************************************/
43
int psci_do_cpu_off(unsigned int end_pwrlvl)
44
{
45
46
	int rc = PSCI_E_SUCCESS;
	int idx = (int) plat_my_core_pos();
47
	psci_power_state_t state_info;
48
	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
49
50
51
52
53

	/*
	 * This function must only be called on platforms where the
	 * CPU_OFF platform hooks have been implemented.
	 */
54
	assert(psci_plat_pm_ops->pwr_domain_off != NULL);
55

56
57
58
	/* Construct the psci_power_state for CPU_OFF */
	psci_set_power_off_state(&state_info);

59
60
61
62
63
64
65
66
67
	/*
	 * Get the parent nodes here, this is important to do before we
	 * initiate the power down sequence as after that point the core may
	 * have exited coherency and its cache may be disabled, any access to
	 * shared memory after that (such as the parent node lookup in
	 * psci_cpu_pd_nodes) can cause coherency issues on some platforms.
	 */
	psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);

68
	/*
69
	 * This function acquires the lock corresponding to each power
70
71
72
	 * level so that by the time all locks are taken, the system topology
	 * is snapshot and state management can be done safely.
	 */
73
	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
74
75
76
77
78
79

	/*
	 * Call the cpu off handler registered by the Secure Payload Dispatcher
	 * to let it do any bookkeeping. Assume that the SPD always reports an
	 * E_DENIED error if SP refuse to power down
	 */
80
	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_off != NULL)) {
81
		rc = psci_spd_pm->svc_off(0);
82
		if (rc != 0)
83
84
85
86
			goto exit;
	}

	/*
87
88
89
	 * This function is passed the requested state info and
	 * it returns the negotiated state info for each power level upto
	 * the end level specified.
90
	 */
91
	psci_do_state_coordination(end_pwrlvl, &state_info);
92

93
94
95
96
97
#if ENABLE_PSCI_STAT
	/* Update the last cpu for each level till end_pwrlvl */
	psci_stats_update_pwr_down(end_pwrlvl, &state_info);
#endif

98
99
100
101
102
103
104
105
106
107
108
#if ENABLE_RUNTIME_INSTRUMENTATION

	/*
	 * Flush cache line so that even if CPU power down happens
	 * the timestamp update is reflected in memory.
	 */
	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
		RT_INSTR_ENTER_CFLUSH,
		PMF_CACHE_MAINT);
#endif

109
	/*
110
	 * Arch. management. Initiate power down sequence.
111
	 */
112
	psci_do_pwrdown_sequence(psci_find_max_off_lvl(&state_info));
113

114
115
116
117
118
119
#if ENABLE_RUNTIME_INSTRUMENTATION
	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
		RT_INSTR_EXIT_CFLUSH,
		PMF_NO_CACHE_MAINT);
#endif

120
	/*
121
122
	 * Plat. management: Perform platform specific actions to turn this
	 * cpu off e.g. exit cpu coherency, program the power controller etc.
123
	 */
124
	psci_plat_pm_ops->pwr_domain_off(&state_info);
125

126
#if ENABLE_PSCI_STAT
127
	plat_psci_stat_accounting_start(&state_info);
128
129
#endif

130
131
exit:
	/*
132
	 * Release the locks corresponding to each power level in the
133
134
	 * reverse order to which they were acquired.
	 */
135
	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
136
137
138

	/*
	 * Check if all actions needed to safely power down this cpu have
139
	 * successfully completed.
140
	 */
141
142
	if (rc == PSCI_E_SUCCESS) {
		/*
143
144
		 * Set the affinity info state to OFF. When caches are disabled,
		 * this writes directly to main memory, so cache maintenance is
145
		 * required to ensure that later cached reads of aff_info_state
146
		 * return AFF_STATE_OFF. A dsbish() ensures ordering of the
147
148
		 * update to the affinity info state prior to cache line
		 * invalidation.
149
		 */
150
		psci_flush_cpu_data(psci_svc_cpu_data.aff_info_state);
151
		psci_set_aff_info_state(AFF_STATE_OFF);
152
153
		psci_dsbish();
		psci_inv_cpu_data(psci_svc_cpu_data.aff_info_state);
154

dp-arm's avatar
dp-arm committed
155
156
157
158
159
160
161
162
163
164
165
166
167
#if ENABLE_RUNTIME_INSTRUMENTATION

		/*
		 * Update the timestamp with cache off.  We assume this
		 * timestamp can only be read from the current CPU and the
		 * timestamp cache line will be flushed before return to
		 * normal world on wakeup.
		 */
		PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
		    RT_INSTR_ENTER_HW_LOW_PWR,
		    PMF_NO_CACHE_MAINT);
#endif

168
		if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL) {
169
170
171
172
173
174
175
176
177
			/* This function must not return */
			psci_plat_pm_ops->pwr_domain_pwr_down_wfi(&state_info);
		} else {
			/*
			 * Enter a wfi loop which will allow the power
			 * controller to physically power down this cpu.
			 */
			psci_power_down_wfi();
		}
178
	}
179
180
181

	return rc;
}