cortex_a53.S 8.56 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */
#include <arch.h>
31
#include <asm_macros.S>
32
#include <bl_common.h>
33
#include <cortex_a53.h>
34
#include <cpu_macros.S>
35
#include <debug.h>
36
#include <plat_macros.S>
37

38
39
40
41
42
#if A53_DISABLE_NON_TEMPORAL_HINT
#undef ERRATA_A53_836870
#define ERRATA_A53_836870	1
#endif

43
44
45
46
47
48
49
50
51
52
	/* ---------------------------------------------
	 * Disable L1 data cache and unified L2 cache
	 * ---------------------------------------------
	 */
func cortex_a53_disable_dcache
	mrs	x1, sctlr_el3
	bic	x1, x1, #SCTLR_C_BIT
	msr	sctlr_el3, x1
	isb
	ret
53
endfunc cortex_a53_disable_dcache
54
55
56
57
58
59
60
61
62
63
64
65

	/* ---------------------------------------------
	 * Disable intra-cluster coherency
	 * ---------------------------------------------
	 */
func cortex_a53_disable_smp
	mrs	x0, CPUECTLR_EL1
	bic	x0, x0, #CPUECTLR_SMP_BIT
	msr	CPUECTLR_EL1, x0
	isb
	dsb	sy
	ret
66
endfunc cortex_a53_disable_smp
67

68
69
70
71
72
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A53 Errata #826319.
	 * This applies only to revision <= r0p2 of Cortex A53.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
73
	 * Shall clobber: x0-x17
74
75
76
77
78
79
	 * --------------------------------------------------
	 */
func errata_a53_826319_wa
	/*
	 * Compare x0 against revision r0p2
	 */
80
81
82
	mov	x17, x30
	bl	check_errata_826319
	cbz	x0, 1f
83
84
85
86
	mrs	x1, L2ACTLR_EL1
	bic	x1, x1, #L2ACTLR_ENABLE_UNIQUECLEAN
	orr	x1, x1, #L2ACTLR_DISABLE_CLEAN_PUSH
	msr	L2ACTLR_EL1, x1
87
88
1:
	ret	x17
89
90
endfunc errata_a53_826319_wa

91
92
93
94
95
func check_errata_826319
	mov	x1, #0x02
	b	cpu_rev_var_ls
endfunc check_errata_826319

96
97
98
99
100
101
102
103
104
105
106
107
	/* ---------------------------------------------------------------------
	 * Disable the cache non-temporal hint.
	 *
	 * This ignores the Transient allocation hint in the MAIR and treats
	 * allocations the same as non-transient allocation types. As a result,
	 * the LDNP and STNP instructions in AArch64 behave the same as the
	 * equivalent LDP and STP instructions.
	 *
	 * This is relevant only for revisions <= r0p3 of Cortex-A53.
	 * From r0p4 and onwards, the bit to disable the hint is enabled by
	 * default at reset.
	 *
108
109
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
110
	 * Shall clobber: x0-x17
111
	 * ---------------------------------------------------------------------
112
	 */
113
func a53_disable_non_temporal_hint
114
115
116
	/*
	 * Compare x0 against revision r0p3
	 */
117
118
119
	mov	x17, x30
	bl	check_errata_disable_non_temporal_hint
	cbz	x0, 1f
120
121
122
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DTAH
	msr	CPUACTLR_EL1, x1
123
124
1:
	ret	x17
125
endfunc a53_disable_non_temporal_hint
126

127
128
129
130
131
func check_errata_disable_non_temporal_hint
	mov	x1, #0x03
	b	cpu_rev_var_ls
endfunc check_errata_disable_non_temporal_hint

132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A53 Errata #855873.
	 *
	 * This applies only to revisions >= r0p3 of Cortex A53.
	 * Earlier revisions of the core are affected as well, but don't
	 * have the chicken bit in the CPUACTLR register. It is expected that
	 * the rich OS takes care of that, especially as the workaround is
	 * shared with other erratas in those revisions of the CPU.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
	 * Shall clobber: x0-x17
	 * --------------------------------------------------
	 */
func errata_a53_855873_wa
	/*
	 * Compare x0 against revision r0p3 and higher
	 */
        mov     x17, x30
        bl      check_errata_855873
        cbz     x0, 1f

	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_ENDCCASCI
	msr	CPUACTLR_EL1, x1
1:
	ret	x17
endfunc errata_a53_855873_wa

func check_errata_855873
	mov	x1, #0x03
	b	cpu_rev_var_hs
endfunc check_errata_855873

165
166
	/* -------------------------------------------------
	 * The CPU Ops reset function for Cortex-A53.
167
	 * Shall clobber: x0-x19
168
169
	 * -------------------------------------------------
	 */
170
func cortex_a53_reset_func
171
	mov	x19, x30
172
173
	bl	cpu_get_rev_var
	mov	x18, x0
174
175
176


#if ERRATA_A53_826319
177
	mov	x0, x18
178
179
180
	bl	errata_a53_826319_wa
#endif

181
182
#if ERRATA_A53_836870
	mov	x0, x18
183
	bl	a53_disable_non_temporal_hint
184
185
#endif

186
187
188
189
190
#if ERRATA_A53_855873
	mov	x0, x18
	bl	errata_a53_855873_wa
#endif

191
	/* ---------------------------------------------
192
	 * Enable the SMP bit.
193
194
	 * ---------------------------------------------
	 */
195
	mrs	x0, CPUECTLR_EL1
196
	orr	x0, x0, #CPUECTLR_SMP_BIT
197
	msr	CPUECTLR_EL1, x0
198
199
	isb
	ret	x19
200
endfunc cortex_a53_reset_func
201

202
203
204
205
206
207
208
209
210
211
func cortex_a53_core_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a53_disable_dcache

	/* ---------------------------------------------
212
	 * Flush L1 caches.
213
214
215
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
216
	bl	dcsw_op_level1
217
218
219
220
221
222
223

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a53_disable_smp
224
endfunc cortex_a53_core_pwr_dwn
225
226
227
228
229
230
231
232
233
234

func cortex_a53_cluster_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a53_disable_dcache

235
236
237
238
239
240
241
	/* ---------------------------------------------
	 * Flush L1 caches.
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
	bl	dcsw_op_level1

242
243
244
245
246
247
248
	/* ---------------------------------------------
	 * Disable the optional ACP.
	 * ---------------------------------------------
	 */
	bl	plat_disable_acp

	/* ---------------------------------------------
249
	 * Flush L2 caches.
250
251
252
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
253
	bl	dcsw_op_level2
254
255
256
257
258
259
260

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a53_disable_smp
261
endfunc cortex_a53_cluster_pwr_dwn
262

263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
#if REPORT_ERRATA
/*
 * Errata printing function for Cortex A53. Must follow AAPCS.
 */
func cortex_a53_errata_report
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
	report_errata ERRATA_A53_826319, cortex_a53, 826319
	report_errata ERRATA_A53_836870, cortex_a53, disable_non_temporal_hint
279
	report_errata ERRATA_A53_855873, cortex_a53, 855873
280
281
282
283
284
285

	ldp	x8, x30, [sp], #16
	ret
endfunc cortex_a53_errata_report
#endif

286
287
288
289
290
291
292
293
294
295
296
	/* ---------------------------------------------
	 * This function provides cortex_a53 specific
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
.section .rodata.cortex_a53_regs, "aS"
cortex_a53_regs:  /* The ascii list of register names to be reported */
297
298
	.asciz	"cpuectlr_el1", "cpumerrsr_el1", "l2merrsr_el1", \
		"cpuactlr_el1", ""
299
300
301
302

func cortex_a53_cpu_reg_dump
	adr	x6, cortex_a53_regs
	mrs	x8, CPUECTLR_EL1
303
304
	mrs	x9, CPUMERRSR_EL1
	mrs	x10, L2MERRSR_EL1
305
	mrs	x11, CPUACTLR_EL1
306
	ret
307
endfunc cortex_a53_cpu_reg_dump
308

309
310
311
312
declare_cpu_ops cortex_a53, CORTEX_A53_MIDR, \
	cortex_a53_reset_func, \
	cortex_a53_core_pwr_dwn, \
	cortex_a53_cluster_pwr_dwn