cortex_a57.S 14.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */
#include <arch.h>
31
#include <asm_macros.S>
32
#include <assert_macros.S>
33
#include <bl_common.h>
34
#include <cortex_a57.h>
35
#include <cpu_macros.S>
36
#include <debug.h>
37
#include <plat_macros.S>
38

39
40
41
42
43
44
45
46
47
48
	/* ---------------------------------------------
	 * Disable L1 data cache and unified L2 cache
	 * ---------------------------------------------
	 */
func cortex_a57_disable_dcache
	mrs	x1, sctlr_el3
	bic	x1, x1, #SCTLR_C_BIT
	msr	sctlr_el3, x1
	isb
	ret
49
endfunc cortex_a57_disable_dcache
50
51
52
53
54
55
56
57
58
59
60
61
62

	/* ---------------------------------------------
	 * Disable all types of L2 prefetches.
	 * ---------------------------------------------
	 */
func cortex_a57_disable_l2_prefetch
	mrs	x0, CPUECTLR_EL1
	orr	x0, x0, #CPUECTLR_DIS_TWD_ACC_PFTCH_BIT
	mov	x1, #CPUECTLR_L2_IPFTCH_DIST_MASK
	orr	x1, x1, #CPUECTLR_L2_DPFTCH_DIST_MASK
	bic	x0, x0, x1
	msr	CPUECTLR_EL1, x0
	isb
63
	dsb	ish
64
	ret
65
endfunc cortex_a57_disable_l2_prefetch
66
67
68
69
70
71
72
73
74
75

	/* ---------------------------------------------
	 * Disable intra-cluster coherency
	 * ---------------------------------------------
	 */
func cortex_a57_disable_smp
	mrs	x0, CPUECTLR_EL1
	bic	x0, x0, #CPUECTLR_SMP_BIT
	msr	CPUECTLR_EL1, x0
	ret
76
endfunc cortex_a57_disable_smp
77
78
79
80
81
82
83
84
85
86
87

	/* ---------------------------------------------
	 * Disable debug interfaces
	 * ---------------------------------------------
	 */
func cortex_a57_disable_ext_debug
	mov	x0, #1
	msr	osdlr_el1, x0
	isb
	dsb	sy
	ret
88
endfunc cortex_a57_disable_ext_debug
89

90
91
92
93
94
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #806969.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
95
	 * Shall clobber: x0-x17
96
	 * --------------------------------------------------
97
	 */
98
99
100
101
func errata_a57_806969_wa
	/*
	 * Compare x0 against revision r0p0
	 */
102
103
104
	mov	x17, x30
	bl	check_errata_806969
	cbz	x0, 1f
105
	mrs	x1, CPUACTLR_EL1
106
	orr	x1, x1, #CPUACTLR_NO_ALLOC_WBWA
107
	msr	CPUACTLR_EL1, x1
108
109
1:
	ret	x17
110
endfunc errata_a57_806969_wa
111

112
113
114
115
func check_errata_806969
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_806969
116

117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813419.
	 * This applies only to revision r0p0 of Cortex A57.
	 * ---------------------------------------------------
	 */
func check_errata_813419
	/*
	 * Even though this is only needed for revision r0p0, it
	 * is always applied due to limitations of the current
	 * errata framework.
	 */
	mov	x0, #ERRATA_APPLIES
	ret
endfunc check_errata_813419

132
133
134
135
136
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813420.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
137
	 * Shall clobber: x0-x17
138
139
140
141
142
143
	 * ---------------------------------------------------
	 */
func errata_a57_813420_wa
	/*
	 * Compare x0 against revision r0p0
	 */
144
145
146
	mov	x17, x30
	bl	check_errata_813420
	cbz	x0, 1f
147
	mrs	x1, CPUACTLR_EL1
148
	orr	x1, x1, #CPUACTLR_DCC_AS_DCCI
149
	msr	CPUACTLR_EL1, x1
150
151
1:
	ret	x17
152
endfunc errata_a57_813420_wa
153

154
155
156
157
158
func check_errata_813420
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_813420

159
160
161
162
163
164
165
166
	/* --------------------------------------------------------------------
	 * Disable the over-read from the LDNP instruction.
	 *
	 * This applies to all revisions <= r1p2. The performance degradation
	 * observed with LDNP/STNP has been fixed on r1p3 and onwards.
	 *
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
167
	 * Shall clobber: x0-x17
168
169
170
171
172
173
	 * ---------------------------------------------------------------------
	 */
func a57_disable_ldnp_overread
	/*
	 * Compare x0 against revision r1p2
	 */
174
175
176
	mov	x17, x30
	bl	check_errata_disable_ldnp_overread
	cbz	x0, 1f
177
178
179
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DIS_OVERREAD
	msr	CPUACTLR_EL1, x1
180
181
1:
	ret	x17
182
183
endfunc a57_disable_ldnp_overread

184
185
186
187
188
func check_errata_disable_ldnp_overread
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_disable_ldnp_overread

189
190
191
192
193
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826974.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
194
	 * Shall clobber: x0-x17
195
196
197
198
199
200
	 * ---------------------------------------------------
	 */
func errata_a57_826974_wa
	/*
	 * Compare x0 against revision r1p1
	 */
201
202
203
	mov	x17, x30
	bl	check_errata_826974
	cbz	x0, 1f
204
205
206
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DIS_LOAD_PASS_DMB
	msr	CPUACTLR_EL1, x1
207
208
1:
	ret	x17
209
210
endfunc errata_a57_826974_wa

211
212
213
214
215
func check_errata_826974
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826974

216
217
218
219
220
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826977.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
221
	 * Shall clobber: x0-x17
222
223
224
225
226
227
	 * ---------------------------------------------------
	 */
func errata_a57_826977_wa
	/*
	 * Compare x0 against revision r1p1
	 */
228
229
230
	mov	x17, x30
	bl	check_errata_826977
	cbz	x0, 1f
231
232
233
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_GRE_NGRE_AS_NGNRE
	msr	CPUACTLR_EL1, x1
234
235
1:
	ret	x17
236
237
endfunc errata_a57_826977_wa

238
239
240
241
242
func check_errata_826977
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826977

243
244
245
246
247
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #828024.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
248
	 * Shall clobber: x0-x17
249
250
251
252
253
254
	 * ---------------------------------------------------
	 */
func errata_a57_828024_wa
	/*
	 * Compare x0 against revision r1p1
	 */
255
256
257
	mov	x17, x30
	bl	check_errata_828024
	cbz	x0, 1f
258
259
260
261
262
263
264
265
266
	mrs	x1, CPUACTLR_EL1
	/*
	 * Setting the relevant bits in CPUACTLR_EL1 has to be done in 2
	 * instructions here because the resulting bitmask doesn't fit in a
	 * 16-bit value so it cannot be encoded in a single instruction.
	 */
	orr	x1, x1, #CPUACTLR_NO_ALLOC_WBWA
	orr	x1, x1, #(CPUACTLR_DIS_L1_STREAMING | CPUACTLR_DIS_STREAMING)
	msr	CPUACTLR_EL1, x1
267
268
1:
	ret	x17
269
endfunc errata_a57_828024_wa
270

271
272
273
274
275
func check_errata_828024
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_828024

276
277
278
279
280
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #829520.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
281
	 * Shall clobber: x0-x17
282
283
284
285
286
287
	 * ---------------------------------------------------
	 */
func errata_a57_829520_wa
	/*
	 * Compare x0 against revision r1p2
	 */
288
289
290
	mov	x17, x30
	bl	check_errata_829520
	cbz	x0, 1f
291
292
293
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DIS_INDIRECT_PREDICTOR
	msr	CPUACTLR_EL1, x1
294
295
1:
	ret	x17
296
297
endfunc errata_a57_829520_wa

298
299
300
301
302
func check_errata_829520
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_829520

303
304
305
306
307
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #833471.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
308
	 * Shall clobber: x0-x17
309
310
311
312
313
314
	 * ---------------------------------------------------
	 */
func errata_a57_833471_wa
	/*
	 * Compare x0 against revision r1p2
	 */
315
316
317
	mov	x17, x30
	bl	check_errata_833471
	cbz	x0, 1f
318
319
320
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_FORCE_FPSCR_FLUSH
	msr	CPUACTLR_EL1, x1
321
322
1:
	ret	x17
323
324
endfunc errata_a57_833471_wa

325
326
327
328
329
func check_errata_833471
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_833471

330
331
	/* -------------------------------------------------
	 * The CPU Ops reset function for Cortex-A57.
332
	 * Shall clobber: x0-x19
333
334
335
336
	 * -------------------------------------------------
	 */
func cortex_a57_reset_func
	mov	x19, x30
337
338
	bl	cpu_get_rev_var
	mov	x18, x0
339
340

#if ERRATA_A57_806969
341
	mov	x0, x18
342
	bl	errata_a57_806969_wa
343
344
#endif

345
#if ERRATA_A57_813420
346
	mov	x0, x18
347
348
	bl	errata_a57_813420_wa
#endif
349

350
#if A57_DISABLE_NON_TEMPORAL_HINT
351
	mov	x0, x18
352
353
354
	bl	a57_disable_ldnp_overread
#endif

355
#if ERRATA_A57_826974
356
	mov	x0, x18
357
358
359
	bl	errata_a57_826974_wa
#endif

360
#if ERRATA_A57_826977
361
	mov	x0, x18
362
363
364
	bl	errata_a57_826977_wa
#endif

365
#if ERRATA_A57_828024
366
	mov	x0, x18
367
368
	bl	errata_a57_828024_wa
#endif
369
370

#if ERRATA_A57_829520
371
	mov	x0, x18
372
373
374
	bl	errata_a57_829520_wa
#endif

375
#if ERRATA_A57_833471
376
	mov	x0, x18
377
378
379
	bl	errata_a57_833471_wa
#endif

380
	/* ---------------------------------------------
381
	 * Enable the SMP bit.
382
383
	 * ---------------------------------------------
	 */
384
	mrs	x0, CPUECTLR_EL1
385
	orr	x0, x0, #CPUECTLR_SMP_BIT
386
	msr	CPUECTLR_EL1, x0
387
	isb
388
	ret	x19
389
endfunc cortex_a57_reset_func
390

391
392
393
394
	/* ----------------------------------------------------
	 * The CPU Ops core power down function for Cortex-A57.
	 * ----------------------------------------------------
	 */
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
func cortex_a57_core_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

	/* ---------------------------------------------
411
	 * Flush L1 caches.
412
413
414
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
415
	bl	dcsw_op_level1
416
417
418
419
420
421
422
423
424
425
426
427
428

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
429
endfunc cortex_a57_core_pwr_dwn
430

431
432
433
434
	/* -------------------------------------------------------
	 * The CPU Ops cluster power down function for Cortex-A57.
	 * -------------------------------------------------------
	 */
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
func cortex_a57_cluster_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

450
#if !SKIP_A57_L1_FLUSH_PWR_DWN
451
452
453
454
455
456
	/* -------------------------------------------------
	 * Flush the L1 caches.
	 * -------------------------------------------------
	 */
	mov	x0, #DCCISW
	bl	dcsw_op_level1
457
#endif
458
459
460
461
462
463
	/* ---------------------------------------------
	 * Disable the optional ACP.
	 * ---------------------------------------------
	 */
	bl	plat_disable_acp

464
465
466
	/* -------------------------------------------------
	 * Flush the L2 caches.
	 * -------------------------------------------------
467
468
	 */
	mov	x0, #DCCISW
469
	bl	dcsw_op_level2
470
471
472
473
474
475
476
477
478
479
480
481
482

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
483
endfunc cortex_a57_cluster_pwr_dwn
484

485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
#if REPORT_ERRATA
/*
 * Errata printing function for Cortex A57. Must follow AAPCS.
 */
func cortex_a57_errata_report
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
	report_errata ERRATA_A57_806969, cortex_a57, 806969
500
	report_errata ERRATA_A57_813419, cortex_a57, 813419
501
502
503
504
505
506
507
508
509
510
511
512
513
514
	report_errata ERRATA_A57_813420, cortex_a57, 813420
	report_errata A57_DISABLE_NON_TEMPORAL_HINT, cortex_a57, \
		disable_ldnp_overread
	report_errata ERRATA_A57_826974, cortex_a57, 826974
	report_errata ERRATA_A57_826977, cortex_a57, 826977
	report_errata ERRATA_A57_828024, cortex_a57, 828024
	report_errata ERRATA_A57_829520, cortex_a57, 829520
	report_errata ERRATA_A57_833471, cortex_a57, 833471

	ldp	x8, x30, [sp], #16
	ret
endfunc cortex_a57_errata_report
#endif

515
516
517
518
519
520
521
522
523
524
525
	/* ---------------------------------------------
	 * This function provides cortex_a57 specific
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
.section .rodata.cortex_a57_regs, "aS"
cortex_a57_regs:  /* The ascii list of register names to be reported */
526
	.asciz	"cpuectlr_el1", "cpumerrsr_el1", "l2merrsr_el1", ""
527
528
529
530

func cortex_a57_cpu_reg_dump
	adr	x6, cortex_a57_regs
	mrs	x8, CPUECTLR_EL1
531
532
	mrs	x9, CPUMERRSR_EL1
	mrs	x10, L2MERRSR_EL1
533
	ret
534
endfunc cortex_a57_cpu_reg_dump
535
536


537
538
539
540
declare_cpu_ops cortex_a57, CORTEX_A57_MIDR, \
	cortex_a57_reset_func, \
	cortex_a57_core_pwr_dwn, \
	cortex_a57_cluster_pwr_dwn