plat_secondary.c 1.85 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4
 *
dp-arm's avatar
dp-arm committed
5
 * SPDX-License-Identifier: BSD-3-Clause
6
7
 */

8
9
#include <string.h>

10
#include <arch_helpers.h>
11
12
13
#include <common/debug.h>
#include <lib/mmio.h>

14
#include <mce.h>
15
#include <tegra186_private.h>
16
#include <tegra_def.h>
17
#include <tegra_private.h>
18

19
20
#define SCRATCH_SECURE_RSV1_SCRATCH_0	0x658U
#define SCRATCH_SECURE_RSV1_SCRATCH_1	0x65CU
21

22
#define CPU_RESET_MODE_AA64		1U
23

24
25
extern void memcpy16(void *dest, const void *src, unsigned int length);

26
27
28
29
30
/*******************************************************************************
 * Setup secondary CPU vectors
 ******************************************************************************/
void plat_secondary_setup(void)
{
31
	uint32_t addr_low, addr_high;
32
	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
33
	uint64_t cpu_reset_handler_base, cpu_reset_handler_size;
34
35
36

	INFO("Setting up secondary CPU boot\n");

37
38
39
40
41
42
43
44
45
46
47
48
49
50
	/*
	 * The BL31 code resides in the TZSRAM which loses state
	 * when we enter System Suspend. Copy the wakeup trampoline
	 * code to TZDRAM to help us exit from System Suspend.
	 */
	cpu_reset_handler_base = tegra186_get_cpu_reset_handler_base();
	cpu_reset_handler_size = tegra186_get_cpu_reset_handler_size();
	(void)memcpy16((void *)(uintptr_t)params_from_bl2->tzdram_base,
			(const void *)(uintptr_t)cpu_reset_handler_base,
			cpu_reset_handler_size);

	/* TZDRAM base will be used as the "resume" address */
	addr_low = (uint32_t)params_from_bl2->tzdram_base | CPU_RESET_MODE_AA64;
	addr_high = (uint32_t)((params_from_bl2->tzdram_base >> 32U) & 0x7ffU);
51
52

	/* save reset vector to be used during SYSTEM_SUSPEND exit */
53
	mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_RESET_VECTOR_LO,
54
			addr_low);
55
	mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_RESET_VECTOR_HI,
56
			addr_high);
57
}