cortex_a57.S 16.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
3
 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4
 *
dp-arm's avatar
dp-arm committed
5
 * SPDX-License-Identifier: BSD-3-Clause
6
7
 */
#include <arch.h>
8
#include <asm_macros.S>
9
#include <assert_macros.S>
10
11
#include <common/bl_common.h>
#include <common/debug.h>
12
#include <cortex_a57.h>
13
14
#include <cpu_macros.S>
#include <plat_macros.S>
15

16
17
18
19
20
21
22
23
24
25
	/* ---------------------------------------------
	 * Disable L1 data cache and unified L2 cache
	 * ---------------------------------------------
	 */
func cortex_a57_disable_dcache
	mrs	x1, sctlr_el3
	bic	x1, x1, #SCTLR_C_BIT
	msr	sctlr_el3, x1
	isb
	ret
26
endfunc cortex_a57_disable_dcache
27
28
29
30
31
32

	/* ---------------------------------------------
	 * Disable all types of L2 prefetches.
	 * ---------------------------------------------
	 */
func cortex_a57_disable_l2_prefetch
33
34
35
36
	mrs	x0, CORTEX_A57_ECTLR_EL1
	orr	x0, x0, #CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT
	mov	x1, #CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK
	orr	x1, x1, #CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK
37
	bic	x0, x0, x1
38
	msr	CORTEX_A57_ECTLR_EL1, x0
39
	isb
40
	dsb	ish
41
	ret
42
endfunc cortex_a57_disable_l2_prefetch
43
44
45
46
47
48

	/* ---------------------------------------------
	 * Disable intra-cluster coherency
	 * ---------------------------------------------
	 */
func cortex_a57_disable_smp
49
50
51
	mrs	x0, CORTEX_A57_ECTLR_EL1
	bic	x0, x0, #CORTEX_A57_ECTLR_SMP_BIT
	msr	CORTEX_A57_ECTLR_EL1, x0
52
	ret
53
endfunc cortex_a57_disable_smp
54
55
56
57
58
59
60
61
62

	/* ---------------------------------------------
	 * Disable debug interfaces
	 * ---------------------------------------------
	 */
func cortex_a57_disable_ext_debug
	mov	x0, #1
	msr	osdlr_el1, x0
	isb
63
64
65
66
67
68
69
#if ERRATA_A57_817169
	/*
	 * Invalidate any TLB address
	 */
	mov	x0, #0
	tlbi	vae3, x0
#endif
70
71
	dsb	sy
	ret
72
endfunc cortex_a57_disable_ext_debug
73

74
75
76
77
78
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #806969.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
79
	 * Shall clobber: x0-x17
80
	 * --------------------------------------------------
81
	 */
82
83
84
85
func errata_a57_806969_wa
	/*
	 * Compare x0 against revision r0p0
	 */
86
87
88
	mov	x17, x30
	bl	check_errata_806969
	cbz	x0, 1f
89
90
91
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_NO_ALLOC_WBWA
	msr	CORTEX_A57_CPUACTLR_EL1, x1
92
93
1:
	ret	x17
94
endfunc errata_a57_806969_wa
95

96
97
98
99
func check_errata_806969
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_806969
100

101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813419.
	 * This applies only to revision r0p0 of Cortex A57.
	 * ---------------------------------------------------
	 */
func check_errata_813419
	/*
	 * Even though this is only needed for revision r0p0, it
	 * is always applied due to limitations of the current
	 * errata framework.
	 */
	mov	x0, #ERRATA_APPLIES
	ret
endfunc check_errata_813419

116
117
118
119
120
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813420.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
121
	 * Shall clobber: x0-x17
122
123
124
125
126
127
	 * ---------------------------------------------------
	 */
func errata_a57_813420_wa
	/*
	 * Compare x0 against revision r0p0
	 */
128
129
130
	mov	x17, x30
	bl	check_errata_813420
	cbz	x0, 1f
131
132
133
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DCC_AS_DCCI
	msr	CORTEX_A57_CPUACTLR_EL1, x1
134
135
1:
	ret	x17
136
endfunc errata_a57_813420_wa
137

138
139
140
141
142
func check_errata_813420
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_813420

143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #814670.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
	 * Shall clobber: x0-x17
	 * ---------------------------------------------------
	 */
func errata_a57_814670_wa
	/*
	 * Compare x0 against revision r0p0
	 */
	mov	x17, x30
	bl	check_errata_814670
	cbz	x0, 1f
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_DMB_NULLIFICATION
	msr	CORTEX_A57_CPUACTLR_EL1, x1
	isb
1:
	ret	x17
endfunc errata_a57_814670_wa

func check_errata_814670
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_814670

171
172
173
174
175
176
177
178
179
180
181
182
183
184
	/* ----------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #817169.
	 * This applies only to revision <= r0p1 of Cortex A57.
	 * ----------------------------------------------------
	 */
func check_errata_817169
	/*
	 * Even though this is only needed for revision <= r0p1, it
	 * is always applied because of the low cost of the workaround.
	 */
	mov	x0, #ERRATA_APPLIES
	ret
endfunc check_errata_817169

185
186
187
188
189
190
191
192
	/* --------------------------------------------------------------------
	 * Disable the over-read from the LDNP instruction.
	 *
	 * This applies to all revisions <= r1p2. The performance degradation
	 * observed with LDNP/STNP has been fixed on r1p3 and onwards.
	 *
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
193
	 * Shall clobber: x0-x17
194
195
196
197
198
199
	 * ---------------------------------------------------------------------
	 */
func a57_disable_ldnp_overread
	/*
	 * Compare x0 against revision r1p2
	 */
200
201
202
	mov	x17, x30
	bl	check_errata_disable_ldnp_overread
	cbz	x0, 1f
203
204
205
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_OVERREAD
	msr	CORTEX_A57_CPUACTLR_EL1, x1
206
207
1:
	ret	x17
208
209
endfunc a57_disable_ldnp_overread

210
211
212
213
214
func check_errata_disable_ldnp_overread
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_disable_ldnp_overread

215
216
217
218
219
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826974.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
220
	 * Shall clobber: x0-x17
221
222
223
224
225
226
	 * ---------------------------------------------------
	 */
func errata_a57_826974_wa
	/*
	 * Compare x0 against revision r1p1
	 */
227
228
229
	mov	x17, x30
	bl	check_errata_826974
	cbz	x0, 1f
230
231
232
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_DMB
	msr	CORTEX_A57_CPUACTLR_EL1, x1
233
234
1:
	ret	x17
235
236
endfunc errata_a57_826974_wa

237
238
239
240
241
func check_errata_826974
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826974

242
243
244
245
246
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826977.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
247
	 * Shall clobber: x0-x17
248
249
250
251
252
253
	 * ---------------------------------------------------
	 */
func errata_a57_826977_wa
	/*
	 * Compare x0 against revision r1p1
	 */
254
255
256
	mov	x17, x30
	bl	check_errata_826977
	cbz	x0, 1f
257
258
259
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_GRE_NGRE_AS_NGNRE
	msr	CORTEX_A57_CPUACTLR_EL1, x1
260
261
1:
	ret	x17
262
263
endfunc errata_a57_826977_wa

264
265
266
267
268
func check_errata_826977
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826977

269
270
271
272
273
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #828024.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
274
	 * Shall clobber: x0-x17
275
276
277
278
279
280
	 * ---------------------------------------------------
	 */
func errata_a57_828024_wa
	/*
	 * Compare x0 against revision r1p1
	 */
281
282
283
	mov	x17, x30
	bl	check_errata_828024
	cbz	x0, 1f
284
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
285
286
287
288
289
	/*
	 * Setting the relevant bits in CPUACTLR_EL1 has to be done in 2
	 * instructions here because the resulting bitmask doesn't fit in a
	 * 16-bit value so it cannot be encoded in a single instruction.
	 */
290
291
292
293
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_NO_ALLOC_WBWA
	orr	x1, x1, #(CORTEX_A57_CPUACTLR_EL1_DIS_L1_STREAMING | \
			  CORTEX_A57_CPUACTLR_EL1_DIS_STREAMING)
	msr	CORTEX_A57_CPUACTLR_EL1, x1
294
295
1:
	ret	x17
296
endfunc errata_a57_828024_wa
297

298
299
300
301
302
func check_errata_828024
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_828024

303
304
305
306
307
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #829520.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
308
	 * Shall clobber: x0-x17
309
310
311
312
313
314
	 * ---------------------------------------------------
	 */
func errata_a57_829520_wa
	/*
	 * Compare x0 against revision r1p2
	 */
315
316
317
	mov	x17, x30
	bl	check_errata_829520
	cbz	x0, 1f
318
319
320
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_INDIRECT_PREDICTOR
	msr	CORTEX_A57_CPUACTLR_EL1, x1
321
322
1:
	ret	x17
323
324
endfunc errata_a57_829520_wa

325
326
327
328
329
func check_errata_829520
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_829520

330
331
332
333
334
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #833471.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
335
	 * Shall clobber: x0-x17
336
337
338
339
340
341
	 * ---------------------------------------------------
	 */
func errata_a57_833471_wa
	/*
	 * Compare x0 against revision r1p2
	 */
342
343
344
	mov	x17, x30
	bl	check_errata_833471
	cbz	x0, 1f
345
346
347
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_FORCE_FPSCR_FLUSH
	msr	CORTEX_A57_CPUACTLR_EL1, x1
348
349
1:
	ret	x17
350
351
endfunc errata_a57_833471_wa

352
353
354
355
356
func check_errata_833471
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_833471

357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #859972.
	 * This applies only to revision <= r1p3 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
	 * Shall clobber:
	 * --------------------------------------------------
	 */
func errata_a57_859972_wa
	mov	x17, x30
	bl	check_errata_859972
	cbz	x0, 1f
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_INSTR_PREFETCH
	msr	CORTEX_A57_CPUACTLR_EL1, x1
1:
	ret	x17
endfunc errata_a57_859972_wa

func check_errata_859972
	mov	x1, #0x13
	b	cpu_rev_var_ls
endfunc check_errata_859972

381
382
383
384
385
386
387
388
389
func check_errata_cve_2017_5715
#if WORKAROUND_CVE_2017_5715
	mov	x0, #ERRATA_APPLIES
#else
	mov	x0, #ERRATA_MISSING
#endif
	ret
endfunc check_errata_cve_2017_5715

390
391
392
393
394
395
396
397
398
func check_errata_cve_2018_3639
#if WORKAROUND_CVE_2018_3639
	mov	x0, #ERRATA_APPLIES
#else
	mov	x0, #ERRATA_MISSING
#endif
	ret
endfunc check_errata_cve_2018_3639

399
400
	/* -------------------------------------------------
	 * The CPU Ops reset function for Cortex-A57.
401
	 * Shall clobber: x0-x19
402
403
404
405
	 * -------------------------------------------------
	 */
func cortex_a57_reset_func
	mov	x19, x30
406
407
	bl	cpu_get_rev_var
	mov	x18, x0
408
409

#if ERRATA_A57_806969
410
	mov	x0, x18
411
	bl	errata_a57_806969_wa
412
413
#endif

414
#if ERRATA_A57_813420
415
	mov	x0, x18
416
417
	bl	errata_a57_813420_wa
#endif
418

419
420
421
422
423
#if ERRATA_A57_814670
	mov	x0, x18
	bl	errata_a57_814670_wa
#endif

424
#if A57_DISABLE_NON_TEMPORAL_HINT
425
	mov	x0, x18
426
427
428
	bl	a57_disable_ldnp_overread
#endif

429
#if ERRATA_A57_826974
430
	mov	x0, x18
431
432
433
	bl	errata_a57_826974_wa
#endif

434
#if ERRATA_A57_826977
435
	mov	x0, x18
436
437
438
	bl	errata_a57_826977_wa
#endif

439
#if ERRATA_A57_828024
440
	mov	x0, x18
441
442
	bl	errata_a57_828024_wa
#endif
443
444

#if ERRATA_A57_829520
445
	mov	x0, x18
446
447
448
	bl	errata_a57_829520_wa
#endif

449
#if ERRATA_A57_833471
450
	mov	x0, x18
451
452
453
	bl	errata_a57_833471_wa
#endif

454
455
456
457
458
#if ERRATA_A57_859972
	mov	x0, x18
	bl	errata_a57_859972_wa
#endif

459
#if IMAGE_BL31 && WORKAROUND_CVE_2017_5715
460
	adr	x0, wa_cve_2017_5715_mmu_vbar
461
	msr	vbar_el3, x0
462
	/* isb will be performed before returning from this function */
463
464
#endif

465
466
467
468
469
470
471
472
#if WORKAROUND_CVE_2018_3639
	mrs	x0, CORTEX_A57_CPUACTLR_EL1
	orr	x0, x0, #CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_STORE
	msr	CORTEX_A57_CPUACTLR_EL1, x0
	isb
	dsb	sy
#endif

473
474
475
476
477
478
479
480
481
482
483
#if A57_ENABLE_NONCACHEABLE_LOAD_FWD
	/* ---------------------------------------------
	 * Enable higher performance non-cacheable load
	 * forwarding
	 * ---------------------------------------------
	 */
	mrs	x0, CORTEX_A57_CPUACTLR_EL1
	orr	x0, x0, #CORTEX_A57_CPUACTLR_EL1_EN_NC_LOAD_FWD
	msr	CORTEX_A57_CPUACTLR_EL1, x0
#endif

484
	/* ---------------------------------------------
485
	 * Enable the SMP bit.
486
487
	 * ---------------------------------------------
	 */
488
489
490
	mrs	x0, CORTEX_A57_ECTLR_EL1
	orr	x0, x0, #CORTEX_A57_ECTLR_SMP_BIT
	msr	CORTEX_A57_ECTLR_EL1, x0
491
	isb
492
	ret	x19
493
endfunc cortex_a57_reset_func
494

495
496
497
498
	/* ----------------------------------------------------
	 * The CPU Ops core power down function for Cortex-A57.
	 * ----------------------------------------------------
	 */
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
func cortex_a57_core_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

	/* ---------------------------------------------
515
	 * Flush L1 caches.
516
517
518
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
519
	bl	dcsw_op_level1
520
521
522
523
524
525
526
527
528
529
530
531
532

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
533
endfunc cortex_a57_core_pwr_dwn
534

535
536
537
538
	/* -------------------------------------------------------
	 * The CPU Ops cluster power down function for Cortex-A57.
	 * -------------------------------------------------------
	 */
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
func cortex_a57_cluster_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

554
#if !SKIP_A57_L1_FLUSH_PWR_DWN
555
556
557
558
559
560
	/* -------------------------------------------------
	 * Flush the L1 caches.
	 * -------------------------------------------------
	 */
	mov	x0, #DCCISW
	bl	dcsw_op_level1
561
#endif
562
563
564
565
566
567
	/* ---------------------------------------------
	 * Disable the optional ACP.
	 * ---------------------------------------------
	 */
	bl	plat_disable_acp

568
569
570
	/* -------------------------------------------------
	 * Flush the L2 caches.
	 * -------------------------------------------------
571
572
	 */
	mov	x0, #DCCISW
573
	bl	dcsw_op_level2
574
575
576
577
578
579
580
581
582
583
584
585
586

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
587
endfunc cortex_a57_cluster_pwr_dwn
588

589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
#if REPORT_ERRATA
/*
 * Errata printing function for Cortex A57. Must follow AAPCS.
 */
func cortex_a57_errata_report
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
	report_errata ERRATA_A57_806969, cortex_a57, 806969
604
	report_errata ERRATA_A57_813419, cortex_a57, 813419
605
	report_errata ERRATA_A57_813420, cortex_a57, 813420
606
	report_errata ERRATA_A57_814670, cortex_a57, 814670
607
	report_errata ERRATA_A57_817169, cortex_a57, 817169
608
609
610
611
612
613
614
	report_errata A57_DISABLE_NON_TEMPORAL_HINT, cortex_a57, \
		disable_ldnp_overread
	report_errata ERRATA_A57_826974, cortex_a57, 826974
	report_errata ERRATA_A57_826977, cortex_a57, 826977
	report_errata ERRATA_A57_828024, cortex_a57, 828024
	report_errata ERRATA_A57_829520, cortex_a57, 829520
	report_errata ERRATA_A57_833471, cortex_a57, 833471
615
	report_errata ERRATA_A57_859972, cortex_a57, 859972
616
	report_errata WORKAROUND_CVE_2017_5715, cortex_a57, cve_2017_5715
617
	report_errata WORKAROUND_CVE_2018_3639, cortex_a57, cve_2018_3639
618
619
620
621
622
623

	ldp	x8, x30, [sp], #16
	ret
endfunc cortex_a57_errata_report
#endif

624
625
626
627
628
629
630
631
632
633
634
	/* ---------------------------------------------
	 * This function provides cortex_a57 specific
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
.section .rodata.cortex_a57_regs, "aS"
cortex_a57_regs:  /* The ascii list of register names to be reported */
635
	.asciz	"cpuectlr_el1", "cpumerrsr_el1", "l2merrsr_el1", ""
636
637
638

func cortex_a57_cpu_reg_dump
	adr	x6, cortex_a57_regs
639
640
641
	mrs	x8, CORTEX_A57_ECTLR_EL1
	mrs	x9, CORTEX_A57_MERRSR_EL1
	mrs	x10, CORTEX_A57_L2MERRSR_EL1
642
	ret
643
endfunc cortex_a57_cpu_reg_dump
644

645
declare_cpu_ops_wa cortex_a57, CORTEX_A57_MIDR, \
646
	cortex_a57_reset_func, \
647
	check_errata_cve_2017_5715, \
648
	CPU_NO_EXTRA2_FUNC, \
649
650
	cortex_a57_core_pwr_dwn, \
	cortex_a57_cluster_pwr_dwn