plat_psci_handlers.c 12.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
#include <assert.h>
#include <string.h>

10
11
#include <arch.h>
#include <arch_helpers.h>
12
13
#include <common/bl_common.h>
#include <common/debug.h>
14
#include <context.h>
15
#include <cortex_a57.h>
16
#include <denver.h>
17
18
19
20
#include <lib/el3_runtime/context_mgmt.h>
#include <lib/psci/psci.h>
#include <plat/common/platform.h>

21
#include <mce.h>
22
#include <smmu.h>
23
#include <stdbool.h>
24
#include <t18x_ari.h>
25
26
#include <tegra_private.h>

27
28
extern void memcpy16(void *dest, const void *src, unsigned int length);

29
extern void prepare_cpu_pwr_dwn(void);
30
extern void tegra186_cpu_reset_handler(void);
31
32
extern uint32_t __tegra186_cpu_reset_handler_end,
		__tegra186_smmu_context;
33

34
35
36
/* TZDRAM offset for saving SMMU context */
#define TEGRA186_SMMU_CTX_OFFSET	16UL

37
/* state id mask */
38
#define TEGRA186_STATE_ID_MASK		0xFU
39
/* constants to get power state's wake time */
40
41
#define TEGRA186_WAKE_TIME_MASK		0x0FFFFFF0U
#define TEGRA186_WAKE_TIME_SHIFT	4U
42
/* default core wake mask for CPU_SUSPEND */
43
#define TEGRA186_CORE_WAKE_MASK		0x180cU
44
/* context size to save during system suspend */
45
#define TEGRA186_SE_CONTEXT_SIZE	3U
46

47
static uint32_t se_regs[TEGRA186_SE_CONTEXT_SIZE];
48
49
50
static struct tegra_psci_percpu_data {
	uint32_t wake_time;
} __aligned(CACHE_WRITEBACK_GRANULE) tegra_percpu_data[PLATFORM_CORE_COUNT];
51

52
int32_t tegra_soc_validate_power_state(uint32_t power_state,
53
					psci_power_state_t *req_state)
54
{
55
56
57
	uint8_t state_id = (uint8_t)psci_get_pstate_id(power_state) & TEGRA186_STATE_ID_MASK;
	uint32_t cpu = plat_my_core_pos();
	int32_t ret = PSCI_E_SUCCESS;
58

59
	/* save the core wake time (in TSC ticks)*/
60
	tegra_percpu_data[cpu].wake_time = (power_state & TEGRA186_WAKE_TIME_MASK)
61
			<< TEGRA186_WAKE_TIME_SHIFT;
62

63
64
65
66
67
68
69
	/*
	 * Clean percpu_data[cpu] to DRAM. This needs to be done to ensure that
	 * the correct value is read in tegra_soc_pwr_domain_suspend(), which
	 * is called with caches disabled. It is possible to read a stale value
	 * from DRAM in that function, because the L2 cache is not flushed
	 * unless the cluster is entering CC6/CC7.
	 */
70
71
	clean_dcache_range((uint64_t)&tegra_percpu_data[cpu],
			sizeof(tegra_percpu_data[cpu]));
72

73
74
75
76
	/* Sanity check the requested state id */
	switch (state_id) {
	case PSTATE_ID_CORE_IDLE:
	case PSTATE_ID_CORE_POWERDN:
77
78

		/* Core powerdown request */
79
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
80
		req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
81
82
83
84
85

		break;

	default:
		ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
86
87
		ret = PSCI_E_INVALID_PARAMS;
		break;
88
89
	}

90
	return ret;
91
92
}

93
int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
94
95
{
	const plat_local_state_t *pwr_domain_state;
96
97
98
	uint8_t stateid_afflvl0, stateid_afflvl2;
	uint32_t cpu = plat_my_core_pos();
	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
99
	mce_cstate_info_t cstate_info = { 0 };
100
	uint64_t smmu_ctx_base;
101
102
	uint32_t val;

103
104
105
106
	/* get the state ID */
	pwr_domain_state = target_state->pwr_domain_state;
	stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
		TEGRA186_STATE_ID_MASK;
107
108
	stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
		TEGRA186_STATE_ID_MASK;
109

110
111
	if ((stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ||
	    (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN)) {
112

113
114
115
		/* Enter CPU idle/powerdown */
		val = (stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ?
			TEGRA_ARI_CORE_C6 : TEGRA_ARI_CORE_C7;
116
117
		(void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, (uint64_t)val,
				tegra_percpu_data[cpu].wake_time, 0U);
118

119
120
121
122
123
124
125
126
127
128
129
130
131
132
	} else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {

		/* save SE registers */
		se_regs[0] = mmio_read_32(TEGRA_SE0_BASE +
				SE_MUTEX_WATCHDOG_NS_LIMIT);
		se_regs[1] = mmio_read_32(TEGRA_RNG1_BASE +
				RNG_MUTEX_WATCHDOG_NS_LIMIT);
		se_regs[2] = mmio_read_32(TEGRA_PKA1_BASE +
				PKA_MUTEX_WATCHDOG_NS_LIMIT);

		/* save 'Secure Boot' Processor Feature Config Register */
		val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
		mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV6, val);

133
134
		/* save SMMU context to TZDRAM */
		smmu_ctx_base = params_from_bl2->tzdram_base +
135
136
			((uintptr_t)&__tegra186_smmu_context -
			 (uintptr_t)tegra186_cpu_reset_handler);
137
		tegra_smmu_save_context((uintptr_t)smmu_ctx_base);
138
139

		/* Prepare for system suspend */
140
141
142
143
144
		cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
		cstate_info.system = TEGRA_ARI_SYSTEM_SC7;
		cstate_info.system_state_force = 1;
		cstate_info.update_wake_mask = 1;
		mce_update_cstate_info(&cstate_info);
145
146
		/* Loop until system suspend is allowed */
		do {
147
148
			val = (uint32_t)mce_command_handler(
					(uint64_t)MCE_CMD_IS_SC7_ALLOWED,
149
150
					TEGRA_ARI_CORE_C7,
					MCE_CORE_SLEEP_TIME_INFINITE,
151
152
					0U);
		} while (val == 0U);
153

154
		/* Instruct the MCE to enter system suspend state */
155
156
157
158
		(void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
			TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
	} else {
		; /* do nothing */
159
160
161
162
	}

	return PSCI_E_SUCCESS;
}
163

164
/*******************************************************************************
165
 * Helper function to check if this is the last ON CPU in the cluster
166
 ******************************************************************************/
167
168
static bool tegra_last_cpu_in_cluster(const plat_local_state_t *states,
			uint32_t ncpu)
169
{
170
171
172
173
174
175
176
177
178
179
180
181
	plat_local_state_t target;
	bool last_on_cpu = true;
	uint32_t num_cpus = ncpu, pos = 0;

	do {
		target = states[pos];
		if (target != PLAT_MAX_OFF_STATE) {
			last_on_cpu = false;
		}
		--num_cpus;
		pos++;
	} while (num_cpus != 0U);
182

183
184
185
186
187
188
189
190
191
192
193
194
195
196
	return last_on_cpu;
}

/*******************************************************************************
 * Helper function to get target power state for the cluster
 ******************************************************************************/
static plat_local_state_t tegra_get_afflvl1_pwr_state(const plat_local_state_t *states,
			uint32_t ncpu)
{
	uint32_t core_pos = (uint32_t)read_mpidr() & (uint32_t)MPIDR_CPU_MASK;
	uint32_t cpu = plat_my_core_pos();
	int32_t ret;
	plat_local_state_t target = states[core_pos];
	mce_cstate_info_t cstate_info = { 0 };
197
198

	/* CPU suspend */
199
	if (target == PSTATE_ID_CORE_POWERDN) {
200
201
202
203
204
205
206

		/* Program default wake mask */
		cstate_info.wake_mask = TEGRA186_CORE_WAKE_MASK;
		cstate_info.update_wake_mask = 1;
		mce_update_cstate_info(&cstate_info);

		/* Check if CCx state is allowed. */
207
		ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
208
209
				(uint64_t)TEGRA_ARI_CORE_C7,
				tegra_percpu_data[cpu].wake_time,
210
				0U);
211
212
		if (ret == 0) {
			target = PSCI_LOCAL_STATE_RUN;
213
		}
214
215
216
	}

	/* CPU off */
217
	if (target == PLAT_MAX_OFF_STATE) {
218
219

		/* Enable cluster powerdn from last CPU in the cluster */
220
		if (tegra_last_cpu_in_cluster(states, ncpu)) {
221
222

			/* Enable CC7 state and turn off wake mask */
223
			cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
224
225
226
227
			cstate_info.update_wake_mask = 1;
			mce_update_cstate_info(&cstate_info);

			/* Check if CCx state is allowed. */
228
			ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
229
						  (uint64_t)TEGRA_ARI_CORE_C7,
230
						  MCE_CORE_SLEEP_TIME_INFINITE,
231
						  0U);
232
233
			if (ret == 0) {
				target = PSCI_LOCAL_STATE_RUN;
234
			}
235
236
237
238
239
240

		} else {

			/* Turn off wake_mask */
			cstate_info.update_wake_mask = 1;
			mce_update_cstate_info(&cstate_info);
241
			target = PSCI_LOCAL_STATE_RUN;
242
243
244
		}
	}

245
246
247
248
249
250
251
252
253
254
255
256
257
258
	return target;
}

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     uint32_t ncpu)
{
	plat_local_state_t target = PSCI_LOCAL_STATE_RUN;
	int cpu = plat_my_core_pos();

259
	/* System Suspend */
260
261
262
263
264
265
266
267
	if ((lvl == (uint32_t)MPIDR_AFFLVL2) &&
	    (states[cpu] == PSTATE_ID_SOC_POWERDN)) {
		target = PSTATE_ID_SOC_POWERDN;
	}

	/* CPU off, CPU suspend */
	if (lvl == (uint32_t)MPIDR_AFFLVL1) {
		target = tegra_get_afflvl1_pwr_state(states, ncpu);
268
	}
269

270
271
	/* target cluster/system state */
	return target;
272
273
}

274
int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
275
276
277
{
	const plat_local_state_t *pwr_domain_state =
		target_state->pwr_domain_state;
278
279
	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
	uint8_t stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
280
		TEGRA186_STATE_ID_MASK;
281
	uint64_t val;
282
283
284
285
286
287
288
289
290

	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
		/*
		 * The TZRAM loses power when we enter system suspend. To
		 * allow graceful exit from system suspend, we need to copy
		 * BL3-1 over to TZDRAM.
		 */
		val = params_from_bl2->tzdram_base +
			((uintptr_t)&__tegra186_cpu_reset_handler_end -
291
			 (uintptr_t)&tegra186_cpu_reset_handler);
292
293
294
295
296
297
298
		memcpy16((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
			 (uintptr_t)&__BL31_END__ - (uintptr_t)BL31_BASE);
	}

	return PSCI_E_SUCCESS;
}

299
int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
300
{
301
	uint32_t target_cpu = mpidr & (uint64_t)MPIDR_CPU_MASK;
302
	uint32_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
303
304
305
306
			(uint64_t)MPIDR_AFFINITY_BITS;
	int32_t ret = PSCI_E_SUCCESS;

	if (target_cluster > (uint64_t)MPIDR_AFFLVL1) {
307
308

		ERROR("%s: unsupported CPU (0x%lx)\n", __func__, mpidr);
309
		ret = PSCI_E_NOT_PRESENT;
310

311
312
313
	} else {
		/* construct the target CPU # */
		target_cpu |= (target_cluster << 2);
314

315
316
		(void)mce_command_handler((uint64_t)MCE_CMD_ONLINE_CORE, target_cpu, 0U, 0U);
	}
317

318
	return ret;
319
320
}

321
int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
322
{
323
324
	uint8_t stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
	uint8_t stateid_afflvl0 = target_state->pwr_domain_state[MPIDR_AFFLVL0];
325
	mce_cstate_info_t cstate_info = { 0 };
326
327
328
329
330
331
332
333
334
335
336
337
338
	uint64_t impl, val;
	const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();

	impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;

	/*
	 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
	 * A02p and beyond).
	 */
	if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
	    (impl != (uint64_t)DENVER_IMPL)) {

		val = read_l2ctlr_el1();
339
		val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
340
341
		write_l2ctlr_el1(val);
	}
342

343
	/*
344
345
346
347
348
	 * Reset power state info for CPUs when onlining, we set
	 * deepest power when offlining a core but that may not be
	 * requested by non-secure sw which controls idle states. It
	 * will re-init this info from non-secure software when the
	 * core come online.
349
	 */
350
351
	if (stateid_afflvl0 == PLAT_MAX_OFF_STATE) {

352
353
354
		cstate_info.cluster = TEGRA_ARI_CLUSTER_CC1;
		cstate_info.update_wake_mask = 1;
		mce_update_cstate_info(&cstate_info);
355
	}
356

357
358
359
360
	/*
	 * Check if we are exiting from deep sleep and restore SE
	 * context if we are.
	 */
361
362
	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {

363
364
365
366
367
368
369
370
371
		mmio_write_32(TEGRA_SE0_BASE + SE_MUTEX_WATCHDOG_NS_LIMIT,
			se_regs[0]);
		mmio_write_32(TEGRA_RNG1_BASE + RNG_MUTEX_WATCHDOG_NS_LIMIT,
			se_regs[1]);
		mmio_write_32(TEGRA_PKA1_BASE + PKA_MUTEX_WATCHDOG_NS_LIMIT,
			se_regs[2]);

		/* Init SMMU */
		tegra_smmu_init();
372
373

		/*
374
375
376
377
		 * Reset power state info for the last core doing SC7
		 * entry and exit, we set deepest power state as CC7
		 * and SC7 for SC7 entry which may not be requested by
		 * non-secure SW which controls idle states.
378
		 */
379
380
381
382
		cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
		cstate_info.system = TEGRA_ARI_SYSTEM_SC1;
		cstate_info.update_wake_mask = 1;
		mce_update_cstate_info(&cstate_info);
383
384
385
386
387
	}

	return PSCI_E_SUCCESS;
}

388
int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
389
{
390
391
392
	uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;

	(void)target_state;
393

394
	/* Disable Denver's DCO operations */
395
	if (impl == DENVER_IMPL) {
396
		denver_disable_dco();
397
	}
398

399
	/* Turn off CPU */
400
401
	(void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, TEGRA_ARI_CORE_C7,
			MCE_CORE_SLEEP_TIME_INFINITE, 0U);
402
403

	return PSCI_E_SUCCESS;
404
}
405
406
407

__dead2 void tegra_soc_prepare_system_off(void)
{
408
409
	/* power off the entire system */
	mce_enter_ccplex_state(TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF);
410
411
412
413
414
415
416

	wfi();

	/* wait for the system to power down */
	for (;;) {
		;
	}
417
}
418

419
int32_t tegra_soc_prepare_system_reset(void)
420
421
422
423
424
{
	mce_enter_ccplex_state(TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_REBOOT);

	return PSCI_E_SUCCESS;
}