misc_helpers.S 5.71 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

31
#include <arch.h>
32
#include <asm_macros.S>
33

34
35
36
37
38
39
40
41
42
	.globl	enable_irq
	.globl	disable_irq

	.globl	enable_fiq
	.globl	disable_fiq

	.globl	enable_serror
	.globl	disable_serror

43
44
45
	.globl	enable_debug_exceptions
	.globl	disable_debug_exceptions

46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
	.globl	read_daif
	.globl	write_daif

	.globl	read_spsr_el1
	.globl	read_spsr_el2
	.globl	read_spsr_el3

	.globl	write_spsr_el1
	.globl	write_spsr_el2
	.globl	write_spsr_el3

	.globl	read_elr_el1
	.globl	read_elr_el2
	.globl	read_elr_el3

	.globl	write_elr_el1
	.globl	write_elr_el2
	.globl	write_elr_el3

	.globl	get_afflvl_shift
	.globl	mpidr_mask_lower_afflvls
	.globl	dsb
	.globl	isb
	.globl	sev
	.globl	wfe
	.globl	wfi
	.globl	eret
	.globl	smc

75
76
	.globl	zeromem16
	.globl	memcpy16
77

78
79
80
	.globl	disable_mmu_el3
	.globl	disable_mmu_icache_el3

81

82
func get_afflvl_shift
83
84
85
86
87
88
	cmp	x0, #3
	cinc	x0, x0, eq
	mov	x1, #MPIDR_AFFLVL_SHIFT
	lsl	x0, x0, x1
	ret

89
func mpidr_mask_lower_afflvls
90
91
92
93
94
95
96
97
98
99
100
101
	cmp	x1, #3
	cinc	x1, x1, eq
	mov	x2, #MPIDR_AFFLVL_SHIFT
	lsl	x2, x1, x2
	lsr	x0, x0, x2
	lsl	x0, x0, x2
	ret

	/* -----------------------------------------------------
	 * Asynchronous exception manipulation accessors
	 * -----------------------------------------------------
	 */
102
func enable_irq
103
104
105
106
	msr	daifclr, #DAIF_IRQ_BIT
	ret


107
func enable_fiq
108
109
110
111
	msr	daifclr, #DAIF_FIQ_BIT
	ret


112
func enable_serror
113
114
115
116
	msr	daifclr, #DAIF_ABT_BIT
	ret


117
func enable_debug_exceptions
118
119
120
121
	msr	daifclr, #DAIF_DBG_BIT
	ret


122
func disable_irq
123
124
125
126
	msr	daifset, #DAIF_IRQ_BIT
	ret


127
func disable_fiq
128
129
130
131
	msr	daifset, #DAIF_FIQ_BIT
	ret


132
func disable_serror
133
134
135
136
	msr	daifset, #DAIF_ABT_BIT
	ret


137
func disable_debug_exceptions
138
139
140
141
	msr	daifset, #DAIF_DBG_BIT
	ret


142
func read_daif
143
144
145
146
	mrs	x0, daif
	ret


147
func write_daif
148
149
150
151
	msr	daif, x0
	ret


152
func read_spsr_el1
153
154
155
156
	mrs	x0, spsr_el1
	ret


157
func read_spsr_el2
158
159
160
161
	mrs	x0, spsr_el2
	ret


162
func read_spsr_el3
163
164
165
166
	mrs	x0, spsr_el3
	ret


167
func write_spsr_el1
168
169
170
171
	msr	spsr_el1, x0
	ret


172
func write_spsr_el2
173
174
175
176
	msr	spsr_el2, x0
	ret


177
func write_spsr_el3
178
179
180
181
	msr	spsr_el3, x0
	ret


182
func read_elr_el1
183
184
185
186
	mrs	x0, elr_el1
	ret


187
func read_elr_el2
188
189
190
191
	mrs	x0, elr_el2
	ret


192
func read_elr_el3
193
194
195
196
	mrs	x0, elr_el3
	ret


197
func write_elr_el1
198
199
200
201
	msr	elr_el1, x0
	ret


202
func write_elr_el2
203
204
205
206
	msr	elr_el2, x0
	ret


207
func write_elr_el3
208
209
210
211
	msr	elr_el3, x0
	ret


212
func dsb
213
214
215
216
	dsb	sy
	ret


217
func isb
218
219
220
221
	isb
	ret


222
func sev
223
224
225
226
	sev
	ret


227
func wfe
228
229
230
231
	wfe
	ret


232
func wfi
233
234
235
236
	wfi
	ret


237
func eret
238
239
240
	eret


241
func smc
242
	smc	#0
243
244
245
246
247
248
249
250

/* -----------------------------------------------------------------------
 * void zeromem16(void *mem, unsigned int length);
 *
 * Initialise a memory region to 0.
 * The memory address must be 16-byte aligned.
 * -----------------------------------------------------------------------
 */
251
func zeromem16
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
	add	x2, x0, x1
/* zero 16 bytes at a time */
z_loop16:
	sub	x3, x2, x0
	cmp	x3, #16
	b.lt	z_loop1
	stp	xzr, xzr, [x0], #16
	b	z_loop16
/* zero byte per byte */
z_loop1:
	cmp	x0, x2
	b.eq	z_end
	strb	wzr, [x0], #1
	b	z_loop1
z_end:	ret


/* --------------------------------------------------------------------------
 * void memcpy16(void *dest, const void *src, unsigned int length)
 *
 * Copy length bytes from memory area src to memory area dest.
 * The memory areas should not overlap.
 * Destination and source addresses must be 16-byte aligned.
 * --------------------------------------------------------------------------
 */
277
func memcpy16
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
/* copy 16 bytes at a time */
m_loop16:
	cmp	x2, #16
	b.lt	m_loop1
	ldp	x3, x4, [x1], #16
	stp	x3, x4, [x0], #16
	sub	x2, x2, #16
	b	m_loop16
/* copy byte per byte */
m_loop1:
	cbz	x2, m_end
	ldrb	w3, [x1], #1
	strb	w3, [x0], #1
	subs	x2, x2, #1
	b.ne	m_loop1
m_end:	ret
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317

/* ---------------------------------------------------------------------------
 * Disable the MMU at EL3
 * This is implemented in assembler to ensure that the data cache is cleaned
 * and invalidated after the MMU is disabled without any intervening cacheable
 * data accesses
 * ---------------------------------------------------------------------------
 */

func disable_mmu_el3
	mov	x1, #(SCTLR_M_BIT | SCTLR_C_BIT)
do_disable_mmu:
	mrs	x0, sctlr_el3
	bic	x0, x0, x1
	msr	sctlr_el3, x0
	isb				// ensure MMU is off
	mov	x0, #DCCISW		// DCache clean and invalidate
	b	dcsw_op_all


func disable_mmu_icache_el3
	mov	x1, #(SCTLR_M_BIT | SCTLR_C_BIT | SCTLR_I_BIT)
	b	do_disable_mmu