bl1.ld.S 5.99 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8
9

#include <lib/xlat_tables/xlat_tables_defs.h>
10
11
12

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
13
ENTRY(bl1_entrypoint)
14
15

MEMORY {
16
17
    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
18
19
20
21
}

SECTIONS
{
22
    . = BL1_RO_BASE;
23
    ASSERT(. == ALIGN(PAGE_SIZE),
24
25
           "BL1_RO_BASE address is not aligned on a page boundary.")

26
27
28
29
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl1_entrypoint.o(.text*)
30
        *(SORT_BY_ALIGNMENT(.text*))
31
        *(.vectors)
32
        . = ALIGN(PAGE_SIZE);
33
34
35
        __TEXT_END__ = .;
     } >ROM

36
37
38
39
40
41
42
43
44
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >ROM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >ROM

45
46
    .rodata . : {
        __RODATA_START__ = .;
47
        *(SORT_BY_ALIGNMENT(.rodata*))
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67

        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PARSER_LIB_DESCS_START__ = .;
        KEEP(*(.img_parser_lib_descs))
        __PARSER_LIB_DESCS_END__ = .;

        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

        /*
         * No need to pad out the .rodata section to a page boundary. Next is
         * the .data section, which can mapped in ROM with the same memory
         * attributes as the .rodata section.
68
69
70
71
         *
         * Pad out to 16 bytes though as .data section needs to be 16 byte
         * aligned and lld does not align the LMA to the aligment specified
         * on the .data section.
72
73
         */
        __RODATA_END__ = .;
74
         . = ALIGN(16);
75
76
    } >ROM
#else
77
    ro . : {
78
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
79
        *bl1_entrypoint.o(.text*)
80
81
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
82

83
84
85
86
87
88
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PARSER_LIB_DESCS_START__ = .;
        KEEP(*(.img_parser_lib_descs))
        __PARSER_LIB_DESCS_END__ = .;

89
90
91
92
93
94
95
96
97
        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

Achin Gupta's avatar
Achin Gupta committed
98
        *(.vectors)
99
        __RO_END__ = .;
100
101
102
103
104
105
106

        /*
         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
         * lld does not align the LMA to the aligment specified on the .data
         * section.
         */
         . = ALIGN(16);
107
    } >ROM
108
#endif
109

110
111
112
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

113
    . = BL1_RW_BASE;
114
    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
115
116
           "BL1_RW_BASE address is not aligned on a page boundary.")

117
118
    /*
     * The .data section gets copied from ROM to RAM at runtime.
119
120
     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
     * aligned regions in it.
121
     * Its VMA must be page-aligned as it marks the first read/write page.
122
123
124
125
     *
     * It must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
126
     */
127
    .data . : ALIGN(16) {
128
        __DATA_RAM_START__ = .;
129
        *(SORT_BY_ALIGNMENT(.data*))
130
131
        __DATA_RAM_END__ = .;
    } >RAM AT>ROM
132

133
    stacks . (NOLOAD) : {
134
        __STACKS_START__ = .;
135
        *(tzfw_normal_stacks)
136
137
138
139
140
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
141
142
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
143
144
145
     */
    .bss : ALIGN(16) {
        __BSS_START__ = .;
146
        *(SORT_BY_ALIGNMENT(.bss*))
147
148
149
        *(COMMON)
        __BSS_END__ = .;
    } >RAM
150

151
    /*
152
     * The xlat_table section is for full, aligned page tables (4K).
153
     * Removing them from .bss avoids forcing 4K alignment on
154
155
     * the .bss section. The tables are initialized to zero by the translation
     * tables library.
156
157
158
159
160
     */
    xlat_table (NOLOAD) : {
        *(xlat_table)
    } >RAM

161
#if USE_COHERENT_MEM
162
163
164
165
166
167
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
168
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
169
        __COHERENT_RAM_START__ = .;
170
        *(tzfw_coherent_mem)
171
172
173
174
175
176
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
177
        . = ALIGN(PAGE_SIZE);
178
        __COHERENT_RAM_END__ = .;
179
    } >RAM
180
#endif
181

182
183
184
185
186
    __BL1_RAM_START__ = ADDR(.data);
    __BL1_RAM_END__ = .;

    __DATA_ROM_START__ = LOADADDR(.data);
    __DATA_SIZE__ = SIZEOF(.data);
187

188
189
    /*
     * The .data section is the last PROGBITS section so its end marks the end
190
     * of BL1's actual content in Trusted ROM.
191
     */
192
193
194
    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
           "BL1's ROM content has exceeded its limit.")
195

196
    __BSS_SIZE__ = SIZEOF(.bss);
197

198
#if USE_COHERENT_MEM
199
200
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
201
#endif
202

203
    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
204
}