board_arm_def.h 3.18 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
10
11
12
13
14
15
16
17
 */
#ifndef __BOARD_ARM_DEF_H__
#define __BOARD_ARM_DEF_H__

#include <v2m_def.h>


/*
 * Required platform porting definitions common to all ARM
 * development platforms
 */

/* Size of cacheable stacks */
18
#if defined(IMAGE_BL1)
19
20
21
22
23
#if TRUSTED_BOARD_BOOT
# define PLATFORM_STACK_SIZE 0x1000
#else
# define PLATFORM_STACK_SIZE 0x440
#endif
24
#elif defined(IMAGE_BL2)
25
26
27
28
29
# if TRUSTED_BOARD_BOOT
#  define PLATFORM_STACK_SIZE 0x1000
# else
#  define PLATFORM_STACK_SIZE 0x400
# endif
30
#elif defined(IMAGE_BL2U)
31
# define PLATFORM_STACK_SIZE 0x200
32
#elif defined(IMAGE_BL31)
33
# define PLATFORM_STACK_SIZE 0x400
34
#elif defined(IMAGE_BL32)
35
36
37
38
# define PLATFORM_STACK_SIZE 0x440
#endif

/*
39
 * The constants below are not optimised for memory usage. Platforms that wish
40
 * to optimise these constants should set `ARM_BOARD_OPTIMISE_MEM` to 1 and
41
 * provide there own values.
42
 */
43
#if !ARM_BOARD_OPTIMISE_MEM
44
/*
45
46
47
48
49
50
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 *
 * Provide relatively optimised values for the runtime images (BL31 and BL32).
 * Optimisation is less important for the other, transient boot images so a
 * common, maximum value is used across these images.
51
52
53
 *
 * They are also used for the dynamically mapped regions in the images that
 * enable dynamic memory mapping.
54
 */
55
#if defined(IMAGE_BL31) || defined(IMAGE_BL32)
56
# define PLAT_ARM_MMAP_ENTRIES		6
57
# define MAX_XLAT_TABLES		5
David Wang's avatar
David Wang committed
58
#else
59
# define PLAT_ARM_MMAP_ENTRIES		11
David Wang's avatar
David Wang committed
60
# define MAX_XLAT_TABLES		5
61
62
#endif

63
64
65
66
/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
67
#define PLAT_ARM_MAX_BL1_RW_SIZE	0xB000
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
# define PLAT_ARM_MAX_BL2_SIZE		0x1D000
#else
# define PLAT_ARM_MAX_BL2_SIZE		0xF000
#endif

/*
 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
 * little space for growth.
 */
#define PLAT_ARM_MAX_BL31_SIZE		0x1D000

#endif /* ARM_BOARD_OPTIMISE_MEM */
86
87
88
89
90
91

#define MAX_IO_DEVICES			3
#define MAX_IO_HANDLES			4

#define PLAT_ARM_TRUSTED_SRAM_SIZE	0x00040000	/* 256 KB */

92
/* Reserve the last block of flash for PSCI MEM PROTECT flag */
93
#define PLAT_ARM_FIP_BASE		V2M_FLASH0_BASE
94
#define PLAT_ARM_FIP_MAX_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
95

96
#define PLAT_ARM_NVM_BASE		V2M_FLASH0_BASE
97
#define PLAT_ARM_NVM_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
98

99
100
101
102
103
104
105
106
107
108
109
110
111
112
/* PSCI memory protect definitions:
 * This variable is stored in a non-secure flash because some ARM reference
 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
 */
#define PLAT_ARM_MEM_PROT_ADDR		(V2M_FLASH0_BASE + \
					 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

/*
 * Map mem_protect flash region with read and write permissions
 */
#define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
						V2M_FLASH_BLOCK_SIZE,		\
						MT_DEVICE | MT_RW | MT_SECURE)
113
114

#endif /* __BOARD_ARM_DEF_H__ */