tegra_pm.c 11.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch_helpers.h>
#include <assert.h>
#include <bl_common.h>
#include <context.h>
#include <context_mgmt.h>
#include <debug.h>
#include <memctrl.h>
#include <mmio.h>
#include <platform.h>
#include <platform_def.h>
#include <pmc.h>
#include <psci.h>
#include <tegra_def.h>
#include <tegra_private.h>

extern uint64_t tegra_bl31_phys_base;
47
extern uint64_t tegra_sec_entry_point;
48
49
50
51
52

/*
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 */
53
54
55
56
#pragma weak tegra_soc_pwr_domain_suspend
#pragma weak tegra_soc_pwr_domain_on
#pragma weak tegra_soc_pwr_domain_off
#pragma weak tegra_soc_pwr_domain_on_finish
57
#pragma weak tegra_soc_pwr_domain_power_down_wfi
58
#pragma weak tegra_soc_prepare_system_reset
59
#pragma weak tegra_soc_prepare_system_off
60
#pragma weak tegra_soc_get_target_pwr_state
61

62
int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
63
64
65
66
{
	return PSCI_E_NOT_SUPPORTED;
}

67
int tegra_soc_pwr_domain_on(u_register_t mpidr)
68
69
70
71
{
	return PSCI_E_SUCCESS;
}

72
int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
73
74
75
76
{
	return PSCI_E_SUCCESS;
}

77
int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
78
79
80
81
{
	return PSCI_E_SUCCESS;
}

82
83
84
85
86
int tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
{
	return PSCI_E_SUCCESS;
}

87
88
89
90
91
int tegra_soc_prepare_system_reset(void)
{
	return PSCI_E_SUCCESS;
}

92
93
94
95
96
97
__dead2 void tegra_soc_prepare_system_off(void)
{
	ERROR("Tegra System Off: operation not handled.\n");
	panic();
}

98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
	plat_local_state_t target = PLAT_MAX_RET_STATE, temp;

	assert(ncpu);

	do {
		temp = *states++;
		if ((temp > target) && (temp != PLAT_MAX_OFF_STATE))
			target = temp;
	} while (--ncpu);

	return target;
}

115
/*******************************************************************************
116
117
118
119
120
121
 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call to get the `power_state` parameter. This allows the platform to encode
 * the appropriate State-ID field within the `power_state` parameter which can
 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
******************************************************************************/
void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
122
{
123
124
125
	/* all affinities use system suspend state id */
	for (int i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
126
127
128
129
130
}

/*******************************************************************************
 * Handler called when an affinity instance is about to enter standby.
 ******************************************************************************/
131
void tegra_cpu_standby(plat_local_state_t cpu_state)
132
133
134
135
136
137
138
139
140
141
142
143
144
{
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
	wfi();
}

/*******************************************************************************
 * Handler called when an affinity instance is about to be turned on. The
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
145
int tegra_pwr_domain_on(u_register_t mpidr)
146
{
147
	return tegra_soc_pwr_domain_on(mpidr);
148
149
150
}

/*******************************************************************************
151
152
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
153
 ******************************************************************************/
154
void tegra_pwr_domain_off(const psci_power_state_t *target_state)
155
{
156
	tegra_soc_pwr_domain_off(target_state);
157
158
159
}

/*******************************************************************************
160
 * Handler called when a power domain is about to be suspended. The
161
 * target_state encodes the power state that each level should transition to.
162
 ******************************************************************************/
163
void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
164
{
165
	tegra_soc_pwr_domain_suspend(target_state);
166
167
168
169
170

	/* disable GICC */
	tegra_gic_cpuif_deactivate();
}

171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
/*******************************************************************************
 * Handler called at the end of the power domain suspend sequence. The
 * target_state encodes the power state that each level should transition to.
 ******************************************************************************/
__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
					     *target_state)
{
	/* call the chip's power down handler */
	tegra_soc_pwr_domain_power_down_wfi(target_state);

	/* enter power down state */
	wfi();

	/* we can never reach here */
	ERROR("%s: operation not handled.\n", __func__);
	panic();
}

189
/*******************************************************************************
190
191
192
 * Handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
193
 ******************************************************************************/
194
void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
195
196
197
198
199
200
{
	plat_params_from_bl2_t *plat_params;

	/*
	 * Initialize the GIC cpu and distributor interfaces
	 */
201
	plat_gic_setup();
202
203
204
205

	/*
	 * Check if we are exiting from deep sleep.
	 */
206
207
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PSTATE_ID_SOC_POWERDN) {
208
209

		/*
210
211
		 * Restore Memory Controller settings as it loses state
		 * during system suspend.
212
		 */
213
		tegra_memctrl_restore_settings();
214
215
216
217
218

		/*
		 * Security configuration to allow DRAM/device access.
		 */
		plat_params = bl31_get_plat_params();
219
		tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
220
			plat_params->tzdram_size);
221
222
223
224
225
226

		/*
		 * Set up the TZRAM memory aperture to allow only secure world
		 * access
		 */
		tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
227
228
229
230
231
	}

	/*
	 * Reset hardware settings.
	 */
232
	tegra_soc_pwr_domain_on_finish(target_state);
233
234
235
}

/*******************************************************************************
236
237
238
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
239
 ******************************************************************************/
240
void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
241
{
242
	tegra_pwr_domain_on_finish(target_state);
243
244
245
246
247
248
249
}

/*******************************************************************************
 * Handler called when the system wants to be powered off
 ******************************************************************************/
__dead2 void tegra_system_off(void)
{
250
251
252
	INFO("Powering down system...\n");

	tegra_soc_prepare_system_off();
253
254
255
256
257
258
259
}

/*******************************************************************************
 * Handler called when the system wants to be restarted.
 ******************************************************************************/
__dead2 void tegra_system_reset(void)
{
260
261
	INFO("Restarting system...\n");

262
263
264
	/* per-SoC system reset handler */
	tegra_soc_prepare_system_reset();

265
266
267
268
269
270
	/*
	 * Program the PMC in order to restart the system.
	 */
	tegra_pmc_system_reset();
}

271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
/*******************************************************************************
 * Handler called to check the validity of the power state parameter.
 ******************************************************************************/
int32_t tegra_validate_power_state(unsigned int power_state,
				   psci_power_state_t *req_state)
{
	assert(req_state);

	return tegra_soc_validate_power_state(power_state, req_state);
}

/*******************************************************************************
 * Platform handler called to check the validity of the non secure entrypoint.
 ******************************************************************************/
int tegra_validate_ns_entrypoint(uintptr_t entrypoint)
{
	/*
	 * Check if the non secure entrypoint lies within the non
	 * secure DRAM.
	 */
	if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END))
		return PSCI_E_SUCCESS;

	return PSCI_E_INVALID_ADDRESS;
}

297
298
299
/*******************************************************************************
 * Export the platform handlers to enable psci to invoke them
 ******************************************************************************/
300
301
302
303
304
305
306
static const plat_psci_ops_t tegra_plat_psci_ops = {
	.cpu_standby			= tegra_cpu_standby,
	.pwr_domain_on			= tegra_pwr_domain_on,
	.pwr_domain_off			= tegra_pwr_domain_off,
	.pwr_domain_suspend		= tegra_pwr_domain_suspend,
	.pwr_domain_on_finish		= tegra_pwr_domain_on_finish,
	.pwr_domain_suspend_finish	= tegra_pwr_domain_suspend_finish,
307
	.pwr_domain_pwr_down_wfi	= tegra_pwr_domain_power_down_wfi,
308
309
310
311
312
	.system_off			= tegra_system_off,
	.system_reset			= tegra_system_reset,
	.validate_power_state		= tegra_validate_power_state,
	.validate_ns_entrypoint		= tegra_validate_ns_entrypoint,
	.get_sys_suspend_power_state	= tegra_get_sys_suspend_power_state,
313
314
315
};

/*******************************************************************************
316
 * Export the platform specific power ops and initialize Power Controller
317
 ******************************************************************************/
318
319
int plat_setup_psci_ops(uintptr_t sec_entrypoint,
			const plat_psci_ops_t **psci_ops)
320
{
321
322
323
324
325
326
327
328
329
	psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };

	/*
	 * Flush entrypoint variable to PoC since it will be
	 * accessed after a reset with the caches turned off.
	 */
	tegra_sec_entry_point = sec_entrypoint;
	flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));

330
331
332
	/*
	 * Reset hardware settings.
	 */
333
	tegra_soc_pwr_domain_on_finish(&target_state);
334
335

	/*
336
	 * Initialize PSCI ops struct
337
	 */
338
	*psci_ops = &tegra_plat_psci_ops;
339
340
341

	return 0;
}
342
343
344
345
346
347
348
349
350

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
351
	return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
352
}