bl1_exceptions.S 5.42 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch.h>
32
#include <asm_macros.S>
33
34
35
#include <bl_common.h>
#include <runtime_svc.h>

36
	.globl	bl1_exceptions
37

Achin Gupta's avatar
Achin Gupta committed
38
	.section	.vectors, "ax"; .align 11
39
40

	/* -----------------------------------------------------
41
	 * Very simple stackless exception handlers used by BL1.
42
43
44
	 * -----------------------------------------------------
	 */
	.align	7
45
bl1_exceptions:
46
	/* -----------------------------------------------------
47
	 * Current EL with SP0 : 0x0 - 0x200
48
49
50
51
52
53
	 * -----------------------------------------------------
	 */
SynchronousExceptionSP0:
	mov	x0, #SYNC_EXCEPTION_SP_EL0
	bl	plat_report_exception
	b	SynchronousExceptionSP0
54
	check_vector_size SynchronousExceptionSP0
55
56
57
58
59
60

	.align	7
IrqSP0:
	mov	x0, #IRQ_SP_EL0
	bl	plat_report_exception
	b	IrqSP0
61
	check_vector_size IrqSP0
62
63
64
65
66
67

	.align	7
FiqSP0:
	mov	x0, #FIQ_SP_EL0
	bl	plat_report_exception
	b	FiqSP0
68
	check_vector_size FiqSP0
69
70
71
72
73
74

	.align	7
SErrorSP0:
	mov	x0, #SERROR_SP_EL0
	bl	plat_report_exception
	b	SErrorSP0
75
	check_vector_size SErrorSP0
76
77

	/* -----------------------------------------------------
78
	 * Current EL with SPx: 0x200 - 0x400
79
80
81
82
83
84
85
	 * -----------------------------------------------------
	 */
	.align	7
SynchronousExceptionSPx:
	mov	x0, #SYNC_EXCEPTION_SP_ELX
	bl	plat_report_exception
	b	SynchronousExceptionSPx
86
	check_vector_size SynchronousExceptionSPx
87
88
89
90
91
92

	.align	7
IrqSPx:
	mov	x0, #IRQ_SP_ELX
	bl	plat_report_exception
	b	IrqSPx
93
	check_vector_size IrqSPx
94
95
96
97
98
99

	.align	7
FiqSPx:
	mov	x0, #FIQ_SP_ELX
	bl	plat_report_exception
	b	FiqSPx
100
	check_vector_size FiqSPx
101
102
103
104
105
106

	.align	7
SErrorSPx:
	mov	x0, #SERROR_SP_ELX
	bl	plat_report_exception
	b	SErrorSPx
107
	check_vector_size SErrorSPx
108
109

	/* -----------------------------------------------------
110
	 * Lower EL using AArch64 : 0x400 - 0x600
111
112
113
114
	 * -----------------------------------------------------
	 */
	.align	7
SynchronousExceptionA64:
115
116
117
	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

118
	/* ------------------------------------------------
119
120
121
	 * Only a single SMC exception from BL2 to ask
	 * BL1 to pass EL3 control to BL31 is expected
	 * here.
122
	 * It expects X0 with RUN_IMAGE SMC function id
123
	 * X1 with address of a entry_point_info_t structure
124
125
	 * describing the BL3-1 entrypoint
	 * ------------------------------------------------
126
	 */
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
	mov	x19, x0
	mov	x20, x1

	mrs	x0, esr_el3
	ubfx	x1, x0, #ESR_EC_SHIFT, #ESR_EC_LENGTH
	cmp	x1, #EC_AARCH64_SMC
	b.ne	panic

	mov	x0, #RUN_IMAGE
	cmp	x19, x0
	b.ne	panic

	mov	x0, x20
	bl	display_boot_progress

142
	ldp	x0, x1, [x20, #ENTRY_POINT_INFO_PC_OFFSET]
143
144
145
146
147
148
149
150
151
	msr	elr_el3, x0
	msr	spsr_el3, x1
	ubfx	x0, x1, #MODE_EL_SHIFT, #2
	cmp	x0, #MODE_EL3
	b.ne	panic

	bl	disable_mmu_icache_el3
	tlbi	alle3

152
153
154
155
	ldp	x6, x7, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x30)]
	ldp	x4, x5, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x20)]
	ldp	x2, x3, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x10)]
	ldp	x0, x1, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x0)]
156
157
158
159
160
161
162
	eret
panic:
	mov	x0, #SYNC_EXCEPTION_AARCH64
	bl	plat_report_exception

	wfi
	b	panic
163
	check_vector_size SynchronousExceptionA64
164
165
166
167
168
169

	.align	7
IrqA64:
	mov	x0, #IRQ_AARCH64
	bl	plat_report_exception
	b	IrqA64
170
	check_vector_size IrqA64
171
172
173
174
175
176

	.align	7
FiqA64:
	mov	x0, #FIQ_AARCH64
	bl	plat_report_exception
	b	FiqA64
177
	check_vector_size FiqA64
178
179
180
181
182
183

	.align	7
SErrorA64:
	mov	x0, #SERROR_AARCH64
	bl	plat_report_exception
	b   	SErrorA64
184
	check_vector_size SErrorA64
185
186

	/* -----------------------------------------------------
187
	 * Lower EL using AArch32 : 0x600 - 0x800
188
189
190
191
192
193
194
	 * -----------------------------------------------------
	 */
	.align	7
SynchronousExceptionA32:
	mov	x0, #SYNC_EXCEPTION_AARCH32
	bl	plat_report_exception
	b	SynchronousExceptionA32
195
	check_vector_size SynchronousExceptionA32
196
197
198
199
200
201

	.align	7
IrqA32:
	mov	x0, #IRQ_AARCH32
	bl	plat_report_exception
	b	IrqA32
202
	check_vector_size IrqA32
203
204
205
206
207
208

	.align	7
FiqA32:
	mov	x0, #FIQ_AARCH32
	bl	plat_report_exception
	b	FiqA32
209
	check_vector_size FiqA32
210
211
212
213
214
215

	.align	7
SErrorA32:
	mov	x0, #SERROR_AARCH32
	bl	plat_report_exception
	b	SErrorA32
216
	check_vector_size SErrorA32