gic-x00.c 3.75 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

/*
8
9
10
 * Driver for GIC-500 and GIC-600 specific features. This driver only
 * overrides APIs that are different to those generic ones in GICv3
 * driver.
11
 *
12
 * GIC-600 supports independently power-gating redistributor interface.
13
14
15
 */

#include <assert.h>
16
17
18

#include <arch_helpers.h>
#include <drivers/arm/gicv3.h>
19
20
21

#include "gicv3_private.h"

22
/* GIC-600 specific register offsets */
23
24
#define GICR_PWRR		0x24
#define IIDR_MODEL_ARM_GIC_600	0x0200043b
25
26
27

/* GICR_PWRR fields */
#define PWRR_RDPD_SHIFT		0
28
#define PWRR_RDAG_SHIFT		1
29
30
31
#define PWRR_RDGPD_SHIFT	2
#define PWRR_RDGPO_SHIFT	3

32
33
#define PWRR_RDPD	(1 << PWRR_RDPD_SHIFT)
#define PWRR_RDAG	(1 << PWRR_RDAG_SHIFT)
34
35
#define PWRR_RDGPD	(1 << PWRR_RDGPD_SHIFT)
#define PWRR_RDGPO	(1 << PWRR_RDGPO_SHIFT)
36

37
38
39
40
/*
 * Values to write to GICR_PWRR register to power redistributor
 * for operating through the core (GICR_PWRR.RDAG = 0)
 */
41
42
#define PWRR_ON		(0 << PWRR_RDPD_SHIFT)
#define PWRR_OFF	(1 << PWRR_RDPD_SHIFT)
43

44
45
#if GICV3_SUPPORT_GIC600

46
/* GIC-600 specific accessor functions */
47
48
static void gicr_write_pwrr(uintptr_t base, unsigned int val)
{
49
	mmio_write_32(base + GICR_PWRR, val);
50
51
52
53
}

static uint32_t gicr_read_pwrr(uintptr_t base)
{
54
	return mmio_read_32(base + GICR_PWRR);
55
56
}

57
static void gicr_wait_group_not_in_transit(uintptr_t base)
58
{
59
60
61
62
	/* Check group not transitioning: RDGPD == RDGPO */
	while (((gicr_read_pwrr(base) & PWRR_RDGPD) >> PWRR_RDGPD_SHIFT) !=
		((gicr_read_pwrr(base) & PWRR_RDGPO) >> PWRR_RDGPO_SHIFT))
		;
63
64
65
66
}

static void gic600_pwr_on(uintptr_t base)
{
67
68
	do {	/* Wait until group not transitioning */
		gicr_wait_group_not_in_transit(base);
69

70
71
72
73
74
75
76
77
		/* Power on redistributor */
		gicr_write_pwrr(base, PWRR_ON);

		/*
		 * Wait until the power on state is reflected.
		 * If RDPD == 0 then powered on.
		 */
	} while ((gicr_read_pwrr(base) & PWRR_RDPD) != PWRR_ON);
78
79
80
81
}

static void gic600_pwr_off(uintptr_t base)
{
82
83
84
	/* Wait until group not transitioning */
	gicr_wait_group_not_in_transit(base);

85
86
87
88
89
	/* Power off redistributor */
	gicr_write_pwrr(base, PWRR_OFF);

	/*
	 * If this is the last man, turning this redistributor frame off will
90
91
92
	 * result in the group itself being powered off and RDGPD = 1.
	 * In that case, wait as long as it's in transition, or has aborted
	 * the transition altogether for any reason.
93
	 */
94
95
96
	if ((gicr_read_pwrr(base) & PWRR_RDGPD) != 0) {
		/* Wait until group not transitioning */
		gicr_wait_group_not_in_transit(base);
97
98
99
	}
}

100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
static uintptr_t get_gicr_base(unsigned int proc_num)
{
	uintptr_t gicr_base;

	assert(gicv3_driver_data);
	assert(proc_num < gicv3_driver_data->rdistif_num);
	assert(gicv3_driver_data->rdistif_base_addrs);

	gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
	assert(gicr_base);

	return gicr_base;
}

static bool gicv3_is_gic600(uintptr_t gicr_base)
{
	uint32_t reg = mmio_read_32(gicr_base + GICR_IIDR);

	return (reg & IIDR_MODEL_MASK) == IIDR_MODEL_ARM_GIC_600;
}

#endif

123
124
125
126
127
128
129
130
131
132
void gicv3_distif_pre_save(unsigned int proc_num)
{
	arm_gicv3_distif_pre_save(proc_num);
}

void gicv3_distif_post_restore(unsigned int proc_num)
{
	arm_gicv3_distif_post_restore(proc_num);
}

133

134
/*
135
 * Power off GIC-600 redistributor (if configured and detected)
136
137
138
 */
void gicv3_rdistif_off(unsigned int proc_num)
{
139
140
#if GICV3_SUPPORT_GIC600
	uintptr_t gicr_base = get_gicr_base(proc_num);
141
142

	/* Attempt to power redistributor off */
143
144
145
146
	if (gicv3_is_gic600(gicr_base)) {
		gic600_pwr_off(gicr_base);
	}
#endif
147
148
149
}

/*
150
 * Power on GIC-600 redistributor (if configured and detected)
151
152
153
 */
void gicv3_rdistif_on(unsigned int proc_num)
{
154
155
#if GICV3_SUPPORT_GIC600
	uintptr_t gicr_base = get_gicr_base(proc_num);
156
157

	/* Power redistributor on */
158
159
160
161
	if (gicv3_is_gic600(gicr_base)) {
		gic600_pwr_on(gicr_base);
	}
#endif
162
}