bl1.ld.S 4.53 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <common/bl_common.ld.h>
8
#include <lib/xlat_tables/xlat_tables_defs.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
ENTRY(bl1_entrypoint)
13
14

MEMORY {
15
16
    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
17
18
19
20
}

SECTIONS
{
21
    . = BL1_RO_BASE;
22
    ASSERT(. == ALIGN(PAGE_SIZE),
23
24
           "BL1_RO_BASE address is not aligned on a page boundary.")

25
26
27
28
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl1_entrypoint.o(.text*)
29
        *(SORT_BY_ALIGNMENT(.text*))
30
        *(.vectors)
31
        . = ALIGN(PAGE_SIZE);
32
33
34
        __TEXT_END__ = .;
     } >ROM

35
36
37
38
39
40
41
42
43
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >ROM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >ROM

44
45
    .rodata . : {
        __RODATA_START__ = .;
46
        *(SORT_BY_ALIGNMENT(.rodata*))
47

48
	RODATA_COMMON
49
50
51
52
53

        /*
         * No need to pad out the .rodata section to a page boundary. Next is
         * the .data section, which can mapped in ROM with the same memory
         * attributes as the .rodata section.
54
55
56
57
         *
         * Pad out to 16 bytes though as .data section needs to be 16 byte
         * aligned and lld does not align the LMA to the aligment specified
         * on the .data section.
58
59
         */
        __RODATA_END__ = .;
60
         . = ALIGN(16);
61
62
    } >ROM
#else
63
    ro . : {
64
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
65
        *bl1_entrypoint.o(.text*)
66
67
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
68

69
	RODATA_COMMON
70

Achin Gupta's avatar
Achin Gupta committed
71
        *(.vectors)
72
        __RO_END__ = .;
73
74
75
76
77
78
79

        /*
         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
         * lld does not align the LMA to the aligment specified on the .data
         * section.
         */
         . = ALIGN(16);
80
    } >ROM
81
#endif
82

83
84
85
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

86
    . = BL1_RW_BASE;
87
    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
88
89
           "BL1_RW_BASE address is not aligned on a page boundary.")

90
91
    /*
     * The .data section gets copied from ROM to RAM at runtime.
92
93
     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
     * aligned regions in it.
94
     * Its VMA must be page-aligned as it marks the first read/write page.
95
96
97
98
     *
     * It must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
99
     */
100
    .data . : ALIGN(16) {
101
        __DATA_RAM_START__ = .;
102
        *(SORT_BY_ALIGNMENT(.data*))
103
104
        __DATA_RAM_END__ = .;
    } >RAM AT>ROM
105

106
    stacks (NOLOAD) : {
107
        __STACKS_START__ = .;
108
        *(tzfw_normal_stacks)
109
110
111
        __STACKS_END__ = .;
    } >RAM

112
    BSS_SECTION >RAM
113
    XLAT_TABLE_SECTION >RAM
114

115
#if USE_COHERENT_MEM
116
117
118
119
120
121
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
122
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
123
        __COHERENT_RAM_START__ = .;
124
        *(tzfw_coherent_mem)
125
126
127
128
129
130
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
131
        . = ALIGN(PAGE_SIZE);
132
        __COHERENT_RAM_END__ = .;
133
    } >RAM
134
#endif
135

136
137
138
139
140
    __BL1_RAM_START__ = ADDR(.data);
    __BL1_RAM_END__ = .;

    __DATA_ROM_START__ = LOADADDR(.data);
    __DATA_SIZE__ = SIZEOF(.data);
141

142
143
    /*
     * The .data section is the last PROGBITS section so its end marks the end
144
     * of BL1's actual content in Trusted ROM.
145
     */
146
147
148
    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
           "BL1's ROM content has exceeded its limit.")
149

150
    __BSS_SIZE__ = SIZEOF(.bss);
151

152
#if USE_COHERENT_MEM
153
154
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
155
#endif
156

157
    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
158
}