fvp_pm.c 13.8 KB
Newer Older
1
/*
Roberto Vargas's avatar
Roberto Vargas committed
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <assert.h>
8
#include <errno.h>
9
10
11
12
13
14
15

#include <arch_helpers.h>
#include <common/debug.h>
#include <drivers/arm/gicv3.h>
#include <lib/extensions/spe.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
16
17
#include <plat/arm/common/arm_config.h>
#include <plat/arm/common/plat_arm.h>
18
#include <plat/common/platform.h>
19
#include <platform_def.h>
20

21
#include "drivers/pwrc/fvp_pwrc.h"
22
#include "fvp_private.h"
23

24

25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
#if ARM_RECOM_STATE_ID_ENC
/*
 *  The table storing the valid idle power states. Ensure that the
 *  array entries are populated in ascending order of state-id to
 *  enable us to use binary search during power state validation.
 *  The table must be terminated by a NULL entry.
 */
const unsigned int arm_pm_idle_states[] = {
	/* State-id - 0x01 */
	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RET,
			ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
	/* State-id - 0x02 */
	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
			ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
	/* State-id - 0x22 */
	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
			ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
42
43
44
	/* State-id - 0x222 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
45
46
47
48
	0,
};
#endif

49
50
51
52
/*******************************************************************************
 * Function which implements the common FVP specific operations to power down a
 * cluster in response to a CPU_OFF or CPU_SUSPEND request.
 ******************************************************************************/
53
static void fvp_cluster_pwrdwn_common(void)
54
55
56
{
	uint64_t mpidr = read_mpidr_el1();

57
58
59
60
61
#if ENABLE_SPE_FOR_LOWER_ELS
	/*
	 * On power down we need to disable statistical profiling extensions
	 * before exiting coherency.
	 */
62
	spe_disable();
63
64
#endif

65
	/* Disable coherency if this cluster is to be turned off */
66
	fvp_interconnect_disable();
67
68
69
70
71

	/* Program the power controller to turn the cluster off */
	fvp_pwrc_write_pcoffr(mpidr);
}

72
73
74
75
76
77
/*
 * Empty implementation of these hooks avoid setting the GICR_WAKER.Sleep bit
 * on ARM GICv3 implementations on FVP. This is required, because FVP does not
 * support SYSTEM_SUSPEND and it is `faked` in firmware. Hence, for wake up
 * from `fake` system suspend the GIC must not be powered off.
 */
Roberto Vargas's avatar
Roberto Vargas committed
78
void arm_gicv3_distif_pre_save(unsigned int rdist_proc_num)
79
80
{}

Roberto Vargas's avatar
Roberto Vargas committed
81
void arm_gicv3_distif_post_restore(unsigned int rdist_proc_num)
82
83
{}

84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
static void fvp_power_domain_on_finish_common(const psci_power_state_t *target_state)
{
	unsigned long mpidr;

	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);

	/* Get the mpidr for this cpu */
	mpidr = read_mpidr_el1();

	/* Perform the common cluster specific operations */
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF) {
		/*
		 * This CPU might have woken up whilst the cluster was
		 * attempting to power down. In this case the FVP power
		 * controller will have a pending cluster power off request
		 * which needs to be cleared by writing to the PPONR register.
		 * This prevents the power controller from interpreting a
		 * subsequent entry of this cpu into a simple wfi as a power
		 * down request.
		 */
		fvp_pwrc_write_pponr(mpidr);

		/* Enable coherency if this cluster was off */
109
		fvp_interconnect_enable();
110
	}
111
112
113
114
	/* Perform the common system specific operations */
	if (target_state->pwr_domain_state[ARM_PWR_LVL2] ==
						ARM_LOCAL_STATE_OFF)
		arm_system_pwr_domain_resume();
115
116
117
118
119
120
121
122
123

	/*
	 * Clear PWKUPR.WEN bit to ensure interrupts do not interfere
	 * with a cpu power down unless the bit is set again
	 */
	fvp_pwrc_clr_wen(mpidr);
}


124
/*******************************************************************************
125
 * FVP handler called when a CPU is about to enter standby.
126
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
127
static void fvp_cpu_standby(plat_local_state_t cpu_state)
128
{
129
130
131

	assert(cpu_state == ARM_LOCAL_STATE_RET);

132
133
134
135
136
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
137
138
139
	wfi();
}

140
/*******************************************************************************
141
142
 * FVP handler called when a power domain is about to be turned on. The
 * mpidr determines the CPU to be turned on.
143
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
144
static int fvp_pwr_domain_on(u_register_t mpidr)
145
146
147
148
149
{
	int rc = PSCI_E_SUCCESS;
	unsigned int psysr;

	/*
150
151
152
	 * Ensure that we do not cancel an inflight power off request for the
	 * target cpu. That would leave it in a zombie wfi. Wait for it to power
	 * off and then program the power controller to turn that CPU on.
153
154
155
	 */
	do {
		psysr = fvp_pwrc_read_psysr(mpidr);
156
	} while ((psysr & PSYSR_AFF_L0) != 0U);
157
158
159
160
161
162

	fvp_pwrc_write_pponr(mpidr);
	return rc;
}

/*******************************************************************************
163
164
 * FVP handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
165
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
166
static void fvp_pwr_domain_off(const psci_power_state_t *target_state)
167
{
168
169
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);
170

171
	/*
172
173
174
	 * If execution reaches this stage then this power domain will be
	 * suspended. Perform at least the cpu specific actions followed
	 * by the cluster specific operations if applicable.
175
	 */
176
177
178
179
180
181
182
183
184

	/* Prevent interrupts from spuriously waking up this cpu */
	plat_arm_gic_cpuif_disable();

	/* Turn redistributor off */
	plat_arm_gic_redistif_off();

	/* Program the power controller to power off this cpu. */
	fvp_pwrc_write_ppoffr(read_mpidr_el1());
185

186
187
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF)
188
189
		fvp_cluster_pwrdwn_common();

190
191
192
}

/*******************************************************************************
193
194
 * FVP handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
195
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
196
static void fvp_pwr_domain_suspend(const psci_power_state_t *target_state)
197
{
198
199
	unsigned long mpidr;

200
201
202
203
204
205
	/*
	 * FVP has retention only at cpu level. Just return
	 * as nothing is to be done for retention.
	 */
	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_RET)
206
		return;
207

208
209
210
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);

211
212
213
	/* Get the mpidr for this cpu */
	mpidr = read_mpidr_el1();

214
215
216
	/* Program the power controller to enable wakeup interrupts. */
	fvp_pwrc_set_wen(mpidr);

217
218
219
220
221
222
223
224
225
	/* Prevent interrupts from spuriously waking up this cpu */
	plat_arm_gic_cpuif_disable();

	/*
	 * The Redistributor is not powered off as it can potentially prevent
	 * wake up events reaching the CPUIF and/or might lead to losing
	 * register context.
	 */

226
	/* Perform the common cluster specific operations */
227
228
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF)
229
		fvp_cluster_pwrdwn_common();
230
231
232
233
234
235
236
237

	/* Perform the common system specific operations */
	if (target_state->pwr_domain_state[ARM_PWR_LVL2] ==
						ARM_LOCAL_STATE_OFF)
		arm_system_pwr_domain_save();

	/* Program the power controller to power off this cpu. */
	fvp_pwrc_write_ppoffr(read_mpidr_el1());
238
239
240
}

/*******************************************************************************
241
242
243
 * FVP handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
244
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
245
static void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state)
246
{
247
	fvp_power_domain_on_finish_common(target_state);
248

249
	/* Enable the gic cpu interface */
250
251
252
253
	plat_arm_gic_pcpu_init();

	/* Program the gic per-cpu distributor or re-distributor interface */
	plat_arm_gic_cpuif_enable();
254
255
256
}

/*******************************************************************************
257
258
259
 * FVP handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
260
261
262
 * TODO: At the moment we reuse the on finisher and reinitialize the secure
 * context. Need to implement a separate suspend finisher.
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
263
static void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
264
{
265
266
267
268
269
270
271
	/*
	 * Nothing to be done on waking up from retention from CPU level.
	 */
	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_RET)
		return;

272
273
274
	fvp_power_domain_on_finish_common(target_state);

	/* Enable the gic cpu interface */
275
	plat_arm_gic_cpuif_enable();
276
277
}

278
279
280
281
282
283
/*******************************************************************************
 * FVP handlers to shutdown/reboot the system
 ******************************************************************************/
static void __dead2 fvp_system_off(void)
{
	/* Write the System Configuration Control Register */
284
285
286
287
	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
		V2M_CFGCTRL_START |
		V2M_CFGCTRL_RW |
		V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN));
288
289
290
291
292
293
294
295
	wfi();
	ERROR("FVP System Off: operation not handled.\n");
	panic();
}

static void __dead2 fvp_system_reset(void)
{
	/* Write the System Configuration Control Register */
296
297
298
299
	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
		V2M_CFGCTRL_START |
		V2M_CFGCTRL_RW |
		V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT));
300
301
302
303
	wfi();
	ERROR("FVP System Reset: operation not handled.\n");
	panic();
}
304

305
306
307
308
309
310
311
312
313
314
static int fvp_node_hw_state(u_register_t target_cpu,
			     unsigned int power_level)
{
	unsigned int psysr;
	int ret;

	/*
	 * The format of 'power_level' is implementation-defined, but 0 must
	 * mean a CPU. We also allow 1 to denote the cluster
	 */
315
	if ((power_level != ARM_PWR_LVL0) && (power_level != ARM_PWR_LVL1))
316
317
318
319
320
321
322
323
324
325
326
		return PSCI_E_INVALID_PARAMS;

	/*
	 * Read the status of the given MPDIR from FVP power controller. The
	 * power controller only gives us on/off status, so map that to expected
	 * return values of the PSCI call
	 */
	psysr = fvp_pwrc_read_psysr(target_cpu);
	if (psysr == PSYSR_INVALID)
		return PSCI_E_INVALID_PARAMS;

327
	if (power_level == ARM_PWR_LVL0) {
328
		ret = ((psysr & PSYSR_AFF_L0) != 0U) ? HW_ON : HW_OFF;
329
330
	} else {
		/* power_level == ARM_PWR_LVL1 */
331
		ret = ((psysr & PSYSR_AFF_L1) != 0U) ? HW_ON : HW_OFF;
332
333
334
335
336
	}

	return ret;
}

337
338
339
340
341
342
/*
 * The FVP doesn't truly support power management at SYSTEM power domain. The
 * SYSTEM_SUSPEND will be down-graded to the cluster level within the platform
 * layer. The `fake` SYSTEM_SUSPEND allows us to validate some of the driver
 * save and restore sequences on FVP.
 */
Roberto Vargas's avatar
Roberto Vargas committed
343
344
#if !ARM_BL31_IN_DRAM
static void fvp_get_sys_suspend_power_state(psci_power_state_t *req_state)
345
346
347
348
349
350
{
	unsigned int i;

	for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
}
Roberto Vargas's avatar
Roberto Vargas committed
351
#endif
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388

/*******************************************************************************
 * Handler to filter PSCI requests.
 ******************************************************************************/
/*
 * The system power domain suspend is only supported only via
 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
 * will be downgraded to the lower level.
 */
static int fvp_validate_power_state(unsigned int power_state,
			    psci_power_state_t *req_state)
{
	int rc;
	rc = arm_validate_power_state(power_state, req_state);

	/*
	 * Ensure that the system power domain level is never suspended
	 * via PSCI CPU SUSPEND API. Currently system suspend is only
	 * supported via PSCI SYSTEM SUSPEND API.
	 */
	req_state->pwr_domain_state[ARM_PWR_LVL2] = ARM_LOCAL_STATE_RUN;
	return rc;
}

/*
 * Custom `translate_power_state_by_mpidr` handler for FVP. Unlike in the
 * `fvp_validate_power_state`, we do not downgrade the system power
 * domain level request in `power_state` as it will be used to query the
 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
 */
static int fvp_translate_power_state_by_mpidr(u_register_t mpidr,
		unsigned int power_state,
		psci_power_state_t *output_state)
{
	return arm_validate_power_state(power_state, output_state);
}

389
/*******************************************************************************
390
391
 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
 * platform layer will take care of registering the handlers with PSCI.
392
 ******************************************************************************/
393
plat_psci_ops_t plat_arm_psci_pm_ops = {
394
395
396
397
398
399
	.cpu_standby = fvp_cpu_standby,
	.pwr_domain_on = fvp_pwr_domain_on,
	.pwr_domain_off = fvp_pwr_domain_off,
	.pwr_domain_suspend = fvp_pwr_domain_suspend,
	.pwr_domain_on_finish = fvp_pwr_domain_on_finish,
	.pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish,
400
	.system_off = fvp_system_off,
401
	.system_reset = fvp_system_reset,
402
	.validate_power_state = fvp_validate_power_state,
403
	.validate_ns_entrypoint = arm_validate_psci_entrypoint,
404
	.translate_power_state_by_mpidr = fvp_translate_power_state_by_mpidr,
405
	.get_node_hw_state = fvp_node_hw_state,
406
407
408
409
410
411
412
#if !ARM_BL31_IN_DRAM
	/*
	 * The TrustZone Controller is set up during the warmboot sequence after
	 * resuming the CPU from a SYSTEM_SUSPEND. If BL31 is located in SRAM
	 * this is  not a problem but, if it is in TZC-secured DRAM, it tries to
	 * reconfigure the same memory it is running on, causing an exception.
	 */
413
	.get_sys_suspend_power_state = fvp_get_sys_suspend_power_state,
414
#endif
415
416
417
	.mem_protect_chk	= arm_psci_mem_protect_chk,
	.read_mem_protect	= arm_psci_read_mem_protect,
	.write_mem_protect	= arm_nor_psci_write_mem_protect,
418
};
419
420
421
422
423

const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
{
	return ops;
}