board_arm_def.h 3.83 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
10
11
12
13
14
15
16
17
 */
#ifndef __BOARD_ARM_DEF_H__
#define __BOARD_ARM_DEF_H__

#include <v2m_def.h>


/*
 * Required platform porting definitions common to all ARM
 * development platforms
 */

/* Size of cacheable stacks */
18
#if defined(IMAGE_BL1)
19
20
21
22
23
#if TRUSTED_BOARD_BOOT
# define PLATFORM_STACK_SIZE 0x1000
#else
# define PLATFORM_STACK_SIZE 0x440
#endif
24
#elif defined(IMAGE_BL2)
25
26
27
28
29
# if TRUSTED_BOARD_BOOT
#  define PLATFORM_STACK_SIZE 0x1000
# else
#  define PLATFORM_STACK_SIZE 0x400
# endif
30
#elif defined(IMAGE_BL2U)
31
# define PLATFORM_STACK_SIZE 0x200
32
#elif defined(IMAGE_BL31)
33
34
35
#if ENABLE_SPM
# define PLATFORM_STACK_SIZE 0x500
#elif PLAT_XLAT_TABLES_DYNAMIC
36
37
# define PLATFORM_STACK_SIZE 0x800
#else
38
# define PLATFORM_STACK_SIZE 0x400
39
#endif
40
#elif defined(IMAGE_BL32)
41
42
43
44
# define PLATFORM_STACK_SIZE 0x440
#endif

/*
45
 * The constants below are not optimised for memory usage. Platforms that wish
46
 * to optimise these constants should set `ARM_BOARD_OPTIMISE_MEM` to 1 and
47
 * provide there own values.
48
 */
49
#if !ARM_BOARD_OPTIMISE_MEM
50
/*
51
52
53
54
55
56
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 *
 * Provide relatively optimised values for the runtime images (BL31 and BL32).
 * Optimisation is less important for the other, transient boot images so a
 * common, maximum value is used across these images.
57
58
59
 *
 * They are also used for the dynamically mapped regions in the images that
 * enable dynamic memory mapping.
60
 */
61
62
63
64
65
66
67
#if defined(IMAGE_BL31)
# if ENABLE_SPM
#  define PLAT_ARM_MMAP_ENTRIES		9
#  define MAX_XLAT_TABLES		7
#  define PLAT_SP_IMAGE_MMAP_REGIONS	7
#  define PLAT_SP_IMAGE_MAX_XLAT_TABLES	10
# else
68
#  define PLAT_ARM_MMAP_ENTRIES		8
69
70
71
#  define MAX_XLAT_TABLES		5
# endif
#elif defined(IMAGE_BL32)
72
# define PLAT_ARM_MMAP_ENTRIES		8
73
# define MAX_XLAT_TABLES		5
David Wang's avatar
David Wang committed
74
#else
75
# define PLAT_ARM_MMAP_ENTRIES		11
David Wang's avatar
David Wang committed
76
# define MAX_XLAT_TABLES		5
77
78
#endif

79
80
81
82
/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
83
#define PLAT_ARM_MAX_BL1_RW_SIZE	0xB000
84
85
86
87
88
89

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
90
# define PLAT_ARM_MAX_BL2_SIZE		0x1E000
91
#else
92
# define PLAT_ARM_MAX_BL2_SIZE		0x10000
93
94
95
#endif

/*
96
97
98
 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
 * calculated using the current BL31 PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
99
 */
100
#define PLAT_ARM_MAX_BL31_SIZE		0x3B000
101

102
103
#ifdef AARCH32
/*
104
105
106
 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
107
 */
108
# define PLAT_ARM_MAX_BL32_SIZE		0x3B000
109
110
#endif

111
#endif /* ARM_BOARD_OPTIMISE_MEM */
112
113
114
115
116
117

#define MAX_IO_DEVICES			3
#define MAX_IO_HANDLES			4

#define PLAT_ARM_TRUSTED_SRAM_SIZE	0x00040000	/* 256 KB */

118
/* Reserve the last block of flash for PSCI MEM PROTECT flag */
119
#define PLAT_ARM_FIP_BASE		V2M_FLASH0_BASE
120
#define PLAT_ARM_FIP_MAX_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
121

122
#define PLAT_ARM_NVM_BASE		V2M_FLASH0_BASE
123
#define PLAT_ARM_NVM_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
124

125
126
127
128
129
130
131
132
133
134
135
136
137
138
/* PSCI memory protect definitions:
 * This variable is stored in a non-secure flash because some ARM reference
 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
 */
#define PLAT_ARM_MEM_PROT_ADDR		(V2M_FLASH0_BASE + \
					 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

/*
 * Map mem_protect flash region with read and write permissions
 */
#define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
						V2M_FLASH_BLOCK_SIZE,		\
						MT_DEVICE | MT_RW | MT_SECURE)
139
140

#endif /* __BOARD_ARM_DEF_H__ */