plat_arm.h 11.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
 */
6
7
#ifndef PLAT_ARM_H
#define PLAT_ARM_H
8

9
#include <stdbool.h>
10
#include <stdint.h>
11
12
13
14
15
16
17
18

#include <drivers/arm/tzc_common.h>
#include <lib/bakery_lock.h>
#include <lib/cassert.h>
#include <lib/el3_runtime/cpu_data.h>
#include <lib/spinlock.h>
#include <lib/utils_def.h>
#include <lib/xlat_tables/xlat_tables_compat.h>
19

20
21
22
23
/*******************************************************************************
 * Forward declarations
 ******************************************************************************/
struct meminfo;
24
struct image_info;
25
struct bl_params;
26

27
28
29
typedef struct arm_tzc_regions_info {
	unsigned long long base;
	unsigned long long end;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
30
	unsigned int sec_attr;
31
32
33
34
35
36
37
38
39
40
41
	unsigned int nsaid_permissions;
} arm_tzc_regions_info_t;

/*******************************************************************************
 * Default mapping definition of the TrustZone Controller for ARM standard
 * platforms.
 * Configure:
 *   - Region 0 with no access;
 *   - Region 1 with secure access only;
 *   - the remaining DRAM regions access from the given Non-Secure masters.
 ******************************************************************************/
42
#if SPM_MM
43
#define ARM_TZC_REGIONS_DEF						\
johpow01's avatar
johpow01 committed
44
	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
45
46
47
48
49
		TZC_REGION_S_RDWR, 0},					\
	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
50
51
	{PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE +	\
		PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
52
53
		PLAT_ARM_TZC_NS_DEV_ACCESS}

johpow01's avatar
johpow01 committed
54
55
56
57
58
59
60
61
#elif ENABLE_RME
#define ARM_TZC_REGIONS_DEF						\
	{ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0},	\
	{ARM_NS_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
		PLAT_ARM_TZC_NS_DEV_ACCESS}

62
63
#else
#define ARM_TZC_REGIONS_DEF						\
johpow01's avatar
johpow01 committed
64
	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
65
66
67
68
69
70
71
		TZC_REGION_S_RDWR, 0},					\
	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
		PLAT_ARM_TZC_NS_DEV_ACCESS}
#endif

72
73
74
75
76
#define ARM_CASSERT_MMAP						  \
	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
		assert_plat_arm_mmap_mismatch);				  \
	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
		<= MAX_MMAP_REGIONS,					  \
77
78
		assert_max_mmap_regions);

Roberto Vargas's avatar
Roberto Vargas committed
79
80
void arm_setup_romlib(void);

81
#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
82
83
84
85
/*
 * Use this macro to instantiate lock before it is used in below
 * arm_lock_xxx() macros
 */
86
#define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathew's avatar
Soby Mathew committed
87
#define ARM_LOCK_GET_INSTANCE	(&arm_lock)
88
89
90
91
92
93
94
95

#if !HW_ASSISTED_COHERENCY
#define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
#else
#define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
#endif
#define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)

96
97
98
99
100
101
102
103
104
105
/*
 * These are wrapper macros to the Coherent Memory Bakery Lock API.
 */
#define arm_lock_init()		bakery_lock_init(&arm_lock)
#define arm_lock_get()		bakery_lock_get(&arm_lock)
#define arm_lock_release()	bakery_lock_release(&arm_lock)

#else

/*
106
 * Empty macros for all other BL stages other than BL31 and BL32
107
 */
108
#define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
Soby Mathew's avatar
Soby Mathew committed
109
#define ARM_LOCK_GET_INSTANCE	0
110
111
112
113
#define arm_lock_init()
#define arm_lock_get()
#define arm_lock_release()

114
#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
115

116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
#if ARM_RECOM_STATE_ID_ENC
/*
 * Macros used to parse state information from State-ID if it is using the
 * recommended encoding for State-ID.
 */
#define ARM_LOCAL_PSTATE_WIDTH		4
#define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)

/* Macros to construct the composite power state */

/* Make composite power state parameter till power level 0 */
#if PSCI_EXTENDED_STATE_ID

#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
#else
#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
		(((lvl0_state) << PSTATE_ID_SHIFT) | \
		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
		((type) << PSTATE_TYPE_SHIFT))
#endif /* __PSCI_EXTENDED_STATE_ID__ */

/* Make composite power state parameter till power level 1 */
#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))

143
144
145
146
147
/* Make composite power state parameter till power level 2 */
#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))

148
149
#endif /* __ARM_RECOM_STATE_ID_ENC__ */

150
151
152
/* ARM State switch error codes */
#define STATE_SW_E_PARAM		(-2)
#define STATE_SW_E_DENIED		(-3)
153

154
155
156
157
158
/* plat_get_rotpk_info() flags */
#define ARM_ROTPK_REGS_ID		1
#define ARM_ROTPK_DEVEL_RSA_ID		2
#define ARM_ROTPK_DEVEL_ECDSA_ID	3

159

160
/* IO storage utility functions */
161
int arm_io_setup(void);
162

163
164
165
/* Set image specification in IO block policy */
int arm_set_image_source(unsigned int image_id, const char *part_name);

166
/* Security utility functions */
167
168
void arm_tzc400_setup(uintptr_t tzc_base,
			const arm_tzc_regions_info_t *tzc_regions);
169
struct tzc_dmc500_driver_data;
170
171
void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
			const arm_tzc_regions_info_t *tzc_regions);
172

173
174
175
176
177
178
/* Console utility functions */
void arm_console_boot_init(void);
void arm_console_boot_end(void);
void arm_console_runtime_init(void);
void arm_console_runtime_end(void);

179
180
181
/* Systimer utility function */
void arm_configure_sys_timer(void);

182
/* PM utility functions */
183
184
int arm_validate_power_state(unsigned int power_state,
			    psci_power_state_t *req_state);
185
int arm_validate_psci_entrypoint(uintptr_t entrypoint);
186
int arm_validate_ns_entrypoint(uintptr_t entrypoint);
187
void arm_system_pwr_domain_save(void);
188
void arm_system_pwr_domain_resume(void);
Roberto Vargas's avatar
Roberto Vargas committed
189
int arm_psci_read_mem_protect(int *enabled);
190
int arm_nor_psci_write_mem_protect(int val);
191
192
void arm_nor_psci_do_static_mem_protect(void);
void arm_nor_psci_do_dyn_mem_protect(void);
193
int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
194
195
196

/* Topology utility function */
int arm_check_mpidr(u_register_t mpidr);
197
198
199
200
201
202
203

/* BL1 utility functions */
void arm_bl1_early_platform_setup(void);
void arm_bl1_platform_setup(void);
void arm_bl1_plat_arch_setup(void);

/* BL2 utility functions */
204
void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
205
206
207
208
void arm_bl2_platform_setup(void);
void arm_bl2_plat_arch_setup(void);
uint32_t arm_get_spsr_for_bl32_entry(void);
uint32_t arm_get_spsr_for_bl33_entry(void);
209
int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
210
int arm_bl2_handle_post_image_load(unsigned int image_id);
211
struct bl_params *arm_get_next_bl_params(void);
212

213
214
215
216
/* BL2 at EL3 functions */
void arm_bl2_el3_early_platform_setup(void);
void arm_bl2_el3_plat_arch_setup(void);

217
218
219
220
221
222
/* BL2U utility functions */
void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
				void *plat_info);
void arm_bl2u_platform_setup(void);
void arm_bl2u_plat_arch_setup(void);

223
/* BL31 utility functions */
224
225
void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
				uintptr_t hw_config, void *plat_params_from_bl2);
226
void arm_bl31_platform_setup(void);
227
void arm_bl31_plat_runtime_setup(void);
228
229
230
231
232
void arm_bl31_plat_arch_setup(void);

/* TSP utility functions */
void arm_tsp_early_platform_setup(void);

233
/* SP_MIN utility functions */
234
235
void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
				uintptr_t hw_config, void *plat_params_from_bl2);
236
void arm_sp_min_plat_runtime_setup(void);
237
void arm_sp_min_plat_arch_setup(void);
238

239
/* FIP TOC validity check */
240
bool arm_io_is_toc_valid(void);
241

242
/* Utility functions for Dynamic Config */
243
void arm_bl2_dyn_cfg_init(void);
244
245
void arm_bl1_set_mbedtls_heap(void);
int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
246

247
248
#if MEASURED_BOOT
/* Measured boot related functions */
249
250
251
252
253
254
255
256
257
258
259
void arm_bl1_set_bl2_hash(const image_desc_t *image_desc);
void arm_bl2_get_hash(void *data);
int arm_set_tos_fw_info(uintptr_t config_base, uintptr_t log_addr,
			size_t log_size);
int arm_set_nt_fw_info(uintptr_t config_base,
/*
 * Currently OP-TEE does not support reading DTBs from Secure memory
 * and this option should be removed when feature is supported.
 */
#ifdef SPD_opteed
			uintptr_t log_addr,
260
#endif
261
262
			size_t log_size, uintptr_t *ns_log_addr);
#endif /* MEASURED_BOOT */
263

264
265
266
267
268
269
/*
 * Free the memory storing initialization code only used during an images boot
 * time so it can be reclaimed for runtime data
 */
void arm_free_init_memory(void);

270
271
272
273
274
/*
 * Make the higher level translation tables read-only
 */
void arm_xlat_make_tables_readonly(void);

275
276
277
/*
 * Mandatory functions required in ARM standard platforms
 */
278
unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
279
void plat_arm_gic_driver_init(void);
280
void plat_arm_gic_init(void);
281
282
void plat_arm_gic_cpuif_enable(void);
void plat_arm_gic_cpuif_disable(void);
283
284
void plat_arm_gic_redistif_on(void);
void plat_arm_gic_redistif_off(void);
285
void plat_arm_gic_pcpu_init(void);
286
287
void plat_arm_gic_save(void);
void plat_arm_gic_resume(void);
288
289
void plat_arm_security_setup(void);
void plat_arm_pwrc_setup(void);
290
291
292
void plat_arm_interconnect_init(void);
void plat_arm_interconnect_enter_coherency(void);
void plat_arm_interconnect_exit_coherency(void);
293
void plat_arm_program_trusted_mailbox(uintptr_t address);
294
bool plat_arm_bl1_fwu_needed(void);
295
__dead2 void plat_arm_error_handler(int err);
296

297
/*
298
 * Optional functions in ARM standard platforms
299
300
 */
void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
301
int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
302
303
304
305
306
307
308
	unsigned int *flags);
int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
	unsigned int *flags);
int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
	unsigned int *flags);
int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
	unsigned int *flags);
309

310
311
312
313
#if ARM_PLAT_MT
unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
#endif

314
315
316
317
318
319
/*
 * This function is called after loading SCP_BL2 image and it is used to perform
 * any platform-specific actions required to handle the SCP firmware.
 */
int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);

320
321
322
323
324
/*
 * Optional functions required in ARM standard platforms
 */
void plat_arm_io_setup(void);
int plat_arm_get_alt_image_source(
325
326
327
	unsigned int image_id,
	uintptr_t *dev_handle,
	uintptr_t *image_spec);
328
unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
329
const mmap_region_t *plat_arm_get_mmap(void);
330

331
332
333
/* Allow platform to override psci_pm_ops during runtime */
const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);

334
335
336
337
338
339
340
341
/* Execution state switch in ARM platforms */
int arm_execution_state_switch(unsigned int smc_fid,
		uint32_t pc_hi,
		uint32_t pc_lo,
		uint32_t cookie_hi,
		uint32_t cookie_lo,
		void *handle);

342
343
344
345
/* Optional functions for SP_MIN */
void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
			u_register_t arg2, u_register_t arg3);

Roberto Vargas's avatar
Roberto Vargas committed
346
347
348
/* global variables */
extern plat_psci_ops_t plat_arm_psci_pm_ops;
extern const mmap_region_t plat_arm_mmap[];
349
extern const unsigned int arm_pm_idle_states[];
Roberto Vargas's avatar
Roberto Vargas committed
350

351
352
353
354
/* secure watchdog */
void plat_arm_secure_wdt_start(void);
void plat_arm_secure_wdt_stop(void);

355
356
357
/* Get SOC-ID of ARM platform */
uint32_t plat_arm_get_soc_id(void);

358
#endif /* PLAT_ARM_H */