arm_bl2_setup.c 7.95 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <assert.h>
8
9
10
11
#include <string.h>

#include <platform_def.h>

johpow01's avatar
johpow01 committed
12
#include <arch_features.h>
13
14
15
16
17
#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
#include <common/desc_image_load.h>
#include <drivers/generic_delay_timer.h>
18
#include <drivers/partition/partition.h>
19
#include <lib/fconf/fconf.h>
20
#include <lib/fconf/fconf_dyn_cfg_getter.h>
johpow01's avatar
johpow01 committed
21
22
23
#if ENABLE_RME
#include <lib/gpt/gpt.h>
#endif
24
#ifdef SPD_opteed
25
#include <lib/optee_utils.h>
26
#endif
27
#include <lib/utils.h>
28
#include <plat/arm/common/plat_arm.h>
29
30
#include <plat/common/platform.h>

31
32
33
/* Data structure which holds the extents of the trusted SRAM for BL2 */
static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);

34
/* Base address of fw_config received from BL1 */
Jimmy Brisson's avatar
Jimmy Brisson committed
35
static uintptr_t config_base;
36

37
/*
38
 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
39
 * for `meminfo_t` data structure and fw_configs passed from BL1.
40
 */
41
CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
42

43
/* Weak definitions may be overridden in specific ARM standard platform */
44
#pragma weak bl2_early_platform_setup2
45
46
47
#pragma weak bl2_platform_setup
#pragma weak bl2_plat_arch_setup
#pragma weak bl2_plat_sec_mem_layout
48
49
50
#if MEASURED_BOOT
#pragma weak bl2_plat_get_hash
#endif
51

52
53
54
#define MAP_BL2_TOTAL		MAP_REGION_FLAT(			\
					bl2_tzram_layout.total_base,	\
					bl2_tzram_layout.total_size,	\
johpow01's avatar
johpow01 committed
55
					MT_MEMORY | MT_RW | EL3_PAS)
56

57

58
#pragma weak arm_bl2_plat_handle_post_image_load
59

60
61
62
63
64
/*******************************************************************************
 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
 * Copy it to a safe location before its reclaimed by later BL2 functionality.
 ******************************************************************************/
65
void arm_bl2_early_platform_setup(uintptr_t fw_config,
66
				  struct meminfo *mem_layout)
67
{
johpow01's avatar
johpow01 committed
68
	/* Initialise the console to provide early debug support */
69
	arm_console_boot_init();
70
71
72
73

	/* Setup the BL2 memory layout */
	bl2_tzram_layout = *mem_layout;

Jimmy Brisson's avatar
Jimmy Brisson committed
74
	config_base = fw_config;
75

76
77
	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
78
79
80
81
82
83

	/* Load partition table */
#if ARM_GPT_SUPPORT
	partition_init(GPT_IMAGE_ID);
#endif /* ARM_GPT_SUPPORT */

84
85
}

86
void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
87
{
88
89
	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);

Soby Mathew's avatar
Soby Mathew committed
90
	generic_delay_timer_init();
91
92
93
}

/*
94
95
 * Perform  BL2 preload setup. Currently we initialise the dynamic
 * configuration here.
96
 */
97
void bl2_plat_preload_setup(void)
98
{
99
	arm_bl2_dyn_cfg_init();
100
101
102
103
104
105
106
107

#if ARM_GPT_SUPPORT
	int result = arm_set_image_source(FIP_IMAGE_ID, "FIP_A");

	if (result != 0) {
		panic();
	}
#endif /* ARM_GPT_SUPPORT */
108
}
109

110
111
112
113
114
/*
 * Perform ARM standard platform setup.
 */
void arm_bl2_platform_setup(void)
{
johpow01's avatar
johpow01 committed
115
116
#if !ENABLE_RME
	/* Initialise the secure environment */
117
	plat_arm_security_setup();
johpow01's avatar
johpow01 committed
118
#endif
119
120

#if defined(PLAT_ARM_MEM_PROT_ADDR)
121
	arm_nor_psci_do_static_mem_protect();
122
#endif
123
124
125
126
127
128
129
}

void bl2_platform_setup(void)
{
	arm_bl2_platform_setup();
}

johpow01's avatar
johpow01 committed
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
#if ENABLE_RME
static void arm_bl2_plat_gpt_setup(void)
{
	/*
	 * The GPT library might modify the gpt regions structure to optimize
	 * the layout, so the array cannot be constant.
	 */
	pas_region_t pas_regions[] = {
		ARM_PAS_GPI_ANY,
		ARM_PAS_KERNEL,
		ARM_PAS_RMM,
		ARM_PAS_EL3_DRAM,
		ARM_PAS_GPTS
	};

	gpt_init_params_t gpt_params = {
		PLATFORM_PGS,
		PLATFORM_PPS,
		PLATFORM_L0GPTSZ,
		pas_regions,
		(unsigned int)(sizeof(pas_regions)/sizeof(pas_region_t)),
		ARM_L0_GPT_ADDR_BASE, ARM_L0_GPT_SIZE,
		ARM_L1_GPT_ADDR_BASE, ARM_L1_GPT_SIZE
	};

	/* Initialise the global granule tables */
	INFO("Enabling Granule Protection Checks\n");
	if (gpt_init(&gpt_params) < 0) {
		panic();
	}

	gpt_enable();
}
#endif /* ENABLE_RME */

165
/*******************************************************************************
johpow01's avatar
johpow01 committed
166
167
168
169
 * Perform the very early platform specific architectural setup here.
 * When RME is enabled the secure environment is initialised before
 * initialising and enabling Granule Protection.
 * This function initialises the MMU in a quick and dirty way.
170
171
172
 ******************************************************************************/
void arm_bl2_plat_arch_setup(void)
{
173
174
175
176
177
#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
	/*
	 * Ensure ARM platforms don't use coherent memory in BL2 unless
	 * cryptocell integration is enabled.
	 */
178
	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
179
#endif
180
181
182

	const mmap_region_t bl_regions[] = {
		MAP_BL2_TOTAL,
183
		ARM_MAP_BL_RO,
Roberto Vargas's avatar
Roberto Vargas committed
184
185
186
#if USE_ROMLIB
		ARM_MAP_ROMLIB_CODE,
		ARM_MAP_ROMLIB_DATA,
187
188
189
#endif
#if ARM_CRYPTOCELL_INTEG
		ARM_MAP_BL_COHERENT_RAM,
Roberto Vargas's avatar
Roberto Vargas committed
190
#endif
191
		ARM_MAP_BL_CONFIG_REGION,
192
193
194
		{0}
	};

johpow01's avatar
johpow01 committed
195
196
197
198
199
200
201
#if ENABLE_RME
	/* Initialise the secure environment */
	plat_arm_security_setup();

	/* Initialise and enable Granule Protection */
	arm_bl2_plat_gpt_setup();
#endif
202
	setup_page_tables(bl_regions, plat_arm_get_mmap());
203

204
#ifdef __aarch64__
johpow01's avatar
johpow01 committed
205
206
207
208
209
#if ENABLE_RME
	/* BL2 runs in EL3 when RME enabled. */
	assert(get_armv9_2_feat_rme_support() != 0U);
	enable_mmu_el3(0);
#else
210
	enable_mmu_el1(0);
johpow01's avatar
johpow01 committed
211
#endif
212
213
#else
	enable_mmu_svc_mon(0);
214
#endif
Roberto Vargas's avatar
Roberto Vargas committed
215
216

	arm_setup_romlib();
217
218
219
220
}

void bl2_plat_arch_setup(void)
{
221
222
	const struct dyn_cfg_dtb_info_t *tb_fw_config_info;

223
	arm_bl2_plat_arch_setup();
224
225

	/* Fill the properties struct with the info from the config dtb */
Jimmy Brisson's avatar
Jimmy Brisson committed
226
	fconf_populate("FW_CONFIG", config_base);
227
228
229
230
231
232

	/* TB_FW_CONFIG was also loaded by BL1 */
	tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
	assert(tb_fw_config_info != NULL);

	fconf_populate("TB_FW", tb_fw_config_info->config_addr);
233
234
}

235
int arm_bl2_handle_post_image_load(unsigned int image_id)
236
237
238
{
	int err = 0;
	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
239
240
241
242
#ifdef SPD_opteed
	bl_mem_params_node_t *pager_mem_params = NULL;
	bl_mem_params_node_t *paged_mem_params = NULL;
#endif
243
	assert(bl_mem_params != NULL);
244
245

	switch (image_id) {
246
#ifdef __aarch64__
247
	case BL32_IMAGE_ID:
248
249
250
251
252
253
254
255
256
257
258
259
260
261
#ifdef SPD_opteed
		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
		assert(pager_mem_params);

		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
		assert(paged_mem_params);

		err = parse_optee_header(&bl_mem_params->ep_info,
				&pager_mem_params->image_info,
				&paged_mem_params->image_info);
		if (err != 0) {
			WARN("OPTEE header parse error.\n");
		}
#endif
262
263
		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
		break;
264
#endif
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280

	case BL33_IMAGE_ID:
		/* BL33 expects to receive the primary CPU MPID (through r0) */
		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
		break;

#ifdef SCP_BL2_BASE
	case SCP_BL2_IMAGE_ID:
		/* The subsequent handling of SCP_BL2 is platform specific */
		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
		if (err) {
			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
		}
		break;
#endif
281
282
283
	default:
		/* Do nothing in default case */
		break;
284
285
286
287
288
	}

	return err;
}

289
290
291
292
/*******************************************************************************
 * This function can be used by the platforms to update/use image
 * information for given `image_id`.
 ******************************************************************************/
293
int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
294
{
295
#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
296
297
298
299
300
301
	/* For Secure Partitions we don't need post processing */
	if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
		(image_id < MAX_NUMBER_IDS)) {
		return 0;
	}
#endif
302
303
304
	return arm_bl2_handle_post_image_load(image_id);
}

305
306
307
308
int bl2_plat_handle_post_image_load(unsigned int image_id)
{
	return arm_bl2_plat_handle_post_image_load(image_id);
}
309
310
311
312
313
314
315
316

#if MEASURED_BOOT
/* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
void bl2_plat_get_hash(void *data)
{
	arm_bl2_get_hash(data);
}
#endif