platform_def.h 7.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#ifndef PLATFORM_DEF_H
#define PLATFORM_DEF_H
9

10
11
#include <drivers/arm/tzc400.h>
#include <lib/utils_def.h>
12
13
14
#include <plat/arm/board/common/v2m_def.h>
#include <plat/arm/common/arm_def.h>
#include <plat/arm/common/arm_spm_def.h>
15
16
#include <plat/common/common_def.h>

17
#include "../fvp_def.h"
18

19
/* Required platform porting definitions */
20
21
22
#define PLATFORM_CORE_COUNT \
	(FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)

23
#define PLAT_NUM_PWR_DOMAINS		(FVP_CLUSTER_COUNT + \
24
					PLATFORM_CORE_COUNT) + 1
25

26
#define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
27

28
/*
29
 * Other platform porting definitions are provided by included headers
30
 */
31

32
/*
33
 * Required ARM standard platform porting definitions
34
 */
35
#define PLAT_ARM_CLUSTER_COUNT		FVP_CLUSTER_COUNT
36

37
#define PLAT_ARM_TRUSTED_SRAM_SIZE	UL(0x00040000)	/* 256 KB */
38

39
40
#define PLAT_ARM_TRUSTED_ROM_BASE	UL(0x00000000)
#define PLAT_ARM_TRUSTED_ROM_SIZE	UL(0x04000000)	/* 64 MB */
41

42
43
#define PLAT_ARM_TRUSTED_DRAM_BASE	UL(0x06000000)
#define PLAT_ARM_TRUSTED_DRAM_SIZE	UL(0x02000000)	/* 32 MB */
44

45
/* virtual address used by dynamic mem_protect for chunk_base */
46
#define PLAT_ARM_MEM_PROTEC_VA_FRAME	UL(0xc0000000)
47

48
/* No SCP in FVP */
49
#define PLAT_ARM_SCP_TZC_DRAM1_SIZE	UL(0x0)
50

51
#define PLAT_ARM_DRAM2_BASE		ULL(0x880000000)
52
#define PLAT_ARM_DRAM2_SIZE		UL(0x80000000)
53

54
/*
55
 * Load address of BL33 for this platform port
56
 */
57
#define PLAT_ARM_NS_IMAGE_BASE		(ARM_DRAM1_BASE + UL(0x8000000))
58

59
60
61
62
63
64
65
/*
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 */
#if defined(IMAGE_BL31)
# if ENABLE_SPM
#  define PLAT_ARM_MMAP_ENTRIES		9
66
67
#  define MAX_XLAT_TABLES		9
#  define PLAT_SP_IMAGE_MMAP_REGIONS	30
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
#  define PLAT_SP_IMAGE_MAX_XLAT_TABLES	10
# else
#  define PLAT_ARM_MMAP_ENTRIES		8
#  define MAX_XLAT_TABLES		5
# endif
#elif defined(IMAGE_BL32)
# define PLAT_ARM_MMAP_ENTRIES		8
# define MAX_XLAT_TABLES		5
#elif !USE_ROMLIB
# define PLAT_ARM_MMAP_ENTRIES		11
# define MAX_XLAT_TABLES		5
#else
# define PLAT_ARM_MMAP_ENTRIES		12
# define MAX_XLAT_TABLES		6
#endif

/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
88
#define PLAT_ARM_MAX_BL1_RW_SIZE	UL(0xB000)
89
90
91
92
93
94

/*
 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
 */

#if USE_ROMLIB
95
96
#define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0x1000)
#define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0xe000)
97
#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0x6000)
98
#else
99
100
#define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0)
#define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0)
101
#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0)
102
103
104
105
106
107
108
#endif

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
109
# define PLAT_ARM_MAX_BL2_SIZE	(UL(0x1D000) - FVP_BL2_ROMLIB_OPTIMIZATION)
110
#else
111
# define PLAT_ARM_MAX_BL2_SIZE	(UL(0x11000) - FVP_BL2_ROMLIB_OPTIMIZATION)
112
113
114
115
116
117
118
#endif

/*
 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
 * calculated using the current BL31 PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
 */
119
#if ENABLE_SPM && !SPM_MM
120
121
#define PLAT_ARM_MAX_BL31_SIZE		UL(0x60000)
#else
122
#define PLAT_ARM_MAX_BL31_SIZE		UL(0x3B000)
123
#endif
124

125
#ifndef __aarch64__
126
127
128
129
130
/*
 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
 */
131
# define PLAT_ARM_MAX_BL32_SIZE		UL(0x3B000)
132
#endif
133

134
135
136
137
138
/*
 * Size of cacheable stacks
 */
#if defined(IMAGE_BL1)
# if TRUSTED_BOARD_BOOT
139
#  define PLATFORM_STACK_SIZE		UL(0x1000)
140
# else
141
#  define PLATFORM_STACK_SIZE		UL(0x440)
142
143
144
# endif
#elif defined(IMAGE_BL2)
# if TRUSTED_BOARD_BOOT
145
#  define PLATFORM_STACK_SIZE		UL(0x1000)
146
# else
147
#  define PLATFORM_STACK_SIZE		UL(0x400)
148
149
# endif
#elif defined(IMAGE_BL2U)
150
# define PLATFORM_STACK_SIZE		UL(0x400)
151
#elif defined(IMAGE_BL31)
152
#  define PLATFORM_STACK_SIZE		UL(0x800)
153
#elif defined(IMAGE_BL32)
154
# define PLATFORM_STACK_SIZE		UL(0x440)
155
156
157
158
159
160
161
162
163
164
165
166
#endif

#define MAX_IO_DEVICES			3
#define MAX_IO_HANDLES			4

/* Reserve the last block of flash for PSCI MEM PROTECT flag */
#define PLAT_ARM_FIP_BASE		V2M_FLASH0_BASE
#define PLAT_ARM_FIP_MAX_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

#define PLAT_ARM_NVM_BASE		V2M_FLASH0_BASE
#define PLAT_ARM_NVM_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

167
/*
168
 * PL011 related constants
169
 */
170
171
#define PLAT_ARM_BOOT_UART_BASE		V2M_IOFPGA_UART0_BASE
#define PLAT_ARM_BOOT_UART_CLK_IN_HZ	V2M_IOFPGA_UART0_CLK_IN_HZ
172

173
174
#define PLAT_ARM_RUN_UART_BASE		V2M_IOFPGA_UART1_BASE
#define PLAT_ARM_RUN_UART_CLK_IN_HZ	V2M_IOFPGA_UART1_CLK_IN_HZ
175

176
177
#define PLAT_ARM_CRASH_UART_BASE	PLAT_ARM_RUN_UART_BASE
#define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PLAT_ARM_RUN_UART_CLK_IN_HZ
178
179
180
181

#define PLAT_ARM_TSP_UART_BASE		V2M_IOFPGA_UART2_BASE
#define PLAT_ARM_TSP_UART_CLK_IN_HZ	V2M_IOFPGA_UART2_CLK_IN_HZ

182
#define PLAT_FVP_SMMUV3_BASE		UL(0x2b400000)
183

184
/* CCI related constants */
185
#define PLAT_FVP_CCI400_BASE		UL(0x2c090000)
186
187
188
189
#define PLAT_FVP_CCI400_CLUS0_SL_PORT	3
#define PLAT_FVP_CCI400_CLUS1_SL_PORT	4

/* CCI-500/CCI-550 on Base platform */
190
#define PLAT_FVP_CCI5XX_BASE		UL(0x2a000000)
191
192
#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT	5
#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT	6
193

194
/* CCN related constants. Only CCN 502 is currently supported */
195
#define PLAT_ARM_CCN_BASE		UL(0x2e000000)
196
197
#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP	1, 5, 7, 11

198
/* System timer related constants */
199
#define PLAT_ARM_NSTIMER_FRAME_ID		U(1)
200

201
202
203
204
/* Mailbox base address */
#define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE


205
206
207
208
209
210
211
212
213
214
215
216
217
218
/* TrustZone controller related constants
 *
 * Currently only filters 0 and 2 are connected on Base FVP.
 * Filter 0 : CPU clusters (no access to DRAM by default)
 * Filter 1 : not connected
 * Filter 2 : LCDs (access to VRAM allowed by default)
 * Filter 3 : not connected
 * Programming unconnected filters will have no effect at the
 * moment. These filter could, however, be connected in future.
 * So care should be taken not to configure the unused filters.
 *
 * Allow only non-secure access to all DRAM to supported devices.
 * Give access to the CPUs and Virtio. Some devices
 * would normally use the default ID so allow that too.
219
 */
220
#define PLAT_ARM_TZC_BASE		UL(0x2a4a0000)
221
#define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT(0)
222
223
224
225
226
227
228
229

#define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT)	|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI)		|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP)		|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO)	|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))

230
231
232
233
234
235
236
237
238
239
240
241
242
243
/*
 * GIC related constants to cater for both GICv2 and GICv3 instances of an
 * FVP. They could be overriden at runtime in case the FVP implements the legacy
 * VE memory map.
 */
#define PLAT_ARM_GICD_BASE		BASE_GICD_BASE
#define PLAT_ARM_GICR_BASE		BASE_GICR_BASE
#define PLAT_ARM_GICC_BASE		BASE_GICC_BASE

/*
 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
 * terminology. On a GICv2 system or mode, the lists will be merged and treated
 * as Group 0 interrupts.
 */
244
245
#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
	ARM_G1S_IRQ_PROPS(grp), \
246
	INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
247
			GIC_INTR_CFG_LEVEL), \
248
	INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
249
250
251
252
			GIC_INTR_CFG_LEVEL)

#define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp)

253
254
255
#define PLAT_ARM_PRIVATE_SDEI_EVENTS	ARM_SDEI_PRIVATE_EVENTS
#define PLAT_ARM_SHARED_SDEI_EVENTS	ARM_SDEI_SHARED_EVENTS

256
257
#define PLAT_ARM_SP_IMAGE_STACK_BASE	(PLAT_SP_IMAGE_NS_BUF_BASE +	\
					 PLAT_SP_IMAGE_NS_BUF_SIZE)
258

259
260
#define PLAT_SP_PRI			PLAT_RAS_PRI

261
262
263
/*
 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
 */
264
#ifdef __aarch64__
265
266
267
268
269
270
271
#define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 36)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 36)
#else
#define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
#endif

272
#endif /* PLATFORM_DEF_H */