psci_suspend.c 11.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <assert.h>
#include <bl_common.h>
#include <arch.h>
#include <arch_helpers.h>
#include <context.h>
#include <context_mgmt.h>
#include <cpu_data.h>
#include <debug.h>
#include <platform.h>
dp-arm's avatar
dp-arm committed
40
41
#include <pmf.h>
#include <runtime_instr.h>
42
43
44
45
#include <stddef.h>
#include "psci_private.h"

/*******************************************************************************
46
47
 * This function does generic and platform specific operations after a wake-up
 * from standby/retention states at multiple power levels.
48
 ******************************************************************************/
49
50
static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
					     unsigned int end_pwrlvl)
51
{
52
53
	psci_power_state_t state_info;

54
55
	psci_acquire_pwr_domain_locks(end_pwrlvl,
				cpu_idx);
56

57
58
59
60
61
62
63
	/*
	 * Find out which retention states this CPU has exited from until the
	 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
	 * state as a result of state coordination amongst other CPUs post wfi.
	 */
	psci_get_target_local_pwr_states(end_pwrlvl, &state_info);

64
65
66
67
	/*
	 * Plat. management: Allow the platform to do operations
	 * on waking up from retention.
	 */
68
	psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
69

70
71
72
73
74
	/*
	 * Set the requested and target state of this CPU and all the higher
	 * power domain levels for this CPU to run.
	 */
	psci_set_pwr_domains_to_run(end_pwrlvl);
75

76
77
	psci_release_pwr_domain_locks(end_pwrlvl,
				cpu_idx);
78
79
80
}

/*******************************************************************************
81
82
 * This function does generic and platform specific suspend to power down
 * operations.
83
 ******************************************************************************/
84
static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
85
86
					  entry_point_info_t *ep,
					  psci_power_state_t *state_info)
87
{
88
89
	unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);

90
91
	/* Save PSCI target power level for the suspend finisher handler */
	psci_set_suspend_pwrlvl(end_pwrlvl);
92

93
94
95
96
97
	/*
	 * Flush the target power level as it will be accessed on power up with
	 * Data cache disabled.
	 */
	flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
98

99
100
101
102
103
104
	/*
	 * Call the cpu suspend handler registered by the Secure Payload
	 * Dispatcher to let it do any book-keeping. If the handler encounters an
	 * error, it's expected to assert within
	 */
	if (psci_spd_pm && psci_spd_pm->svc_suspend)
105
		psci_spd_pm->svc_suspend(max_off_lvl);
106

107
108
109
110
	/*
	 * Store the re-entry information for the non-secure world.
	 */
	cm_init_my_context(ep);
111

112
113
114
115
116
117
118
119
120
121
122
#if ENABLE_RUNTIME_INSTRUMENTATION

	/*
	 * Flush cache line so that even if CPU power down happens
	 * the timestamp update is reflected in memory.
	 */
	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
		RT_INSTR_ENTER_CFLUSH,
		PMF_CACHE_MAINT);
#endif

123
124
125
126
127
128
129
	/*
	 * Arch. management. Perform the necessary steps to flush all
	 * cpu caches. Currently we assume that the power level correspond
	 * the cache level.
	 * TODO : Introduce a mechanism to query the cache level to flush
	 * and the cpu-ops power down to perform from the platform.
	 */
130
	psci_do_pwrdown_cache_maintenance(max_off_lvl);
131
132
133
134
135
136

#if ENABLE_RUNTIME_INSTRUMENTATION
	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
		RT_INSTR_EXIT_CFLUSH,
		PMF_NO_CACHE_MAINT);
#endif
137
138
139
140
}

/*******************************************************************************
 * Top level handler which is called when a cpu wants to suspend its execution.
141
 * It is assumed that along with suspending the cpu power domain, power domains
142
143
144
145
146
147
148
149
150
151
 * at higher levels until the target power level will be suspended as well. It
 * coordinates with the platform to negotiate the target state for each of
 * the power domain level till the target power domain level. It then performs
 * generic, architectural, platform setup and state management required to
 * suspend that power domain level and power domain levels below it.
 * e.g. For a cpu that's to be suspended, it could mean programming the
 * power controller whereas for a cluster that's to be suspended, it will call
 * the platform specific code which will disable coherency at the interconnect
 * level if the cpu is the last in the cluster and also the program the power
 * controller.
152
153
 *
 * All the required parameter checks are performed at the beginning and after
154
155
 * the state transition has been done, no further error is expected and it is
 * not possible to undo any of the actions taken beyond that point.
156
 ******************************************************************************/
157
void psci_cpu_suspend_start(entry_point_info_t *ep,
158
			    unsigned int end_pwrlvl,
159
160
			    psci_power_state_t *state_info,
			    unsigned int is_power_down_state)
161
162
{
	int skip_wfi = 0;
163
	unsigned int idx = plat_my_core_pos();
164
165
166
167
168

	/*
	 * This function must only be called on platforms where the
	 * CPU_SUSPEND platform hooks have been implemented.
	 */
169
170
	assert(psci_plat_pm_ops->pwr_domain_suspend &&
			psci_plat_pm_ops->pwr_domain_suspend_finish);
171
172

	/*
173
	 * This function acquires the lock corresponding to each power
174
175
176
	 * level so that by the time all locks are taken, the system topology
	 * is snapshot and state management can be done safely.
	 */
177
178
	psci_acquire_pwr_domain_locks(end_pwrlvl,
				      idx);
179
180
181
182
183
184
185
186
187
188
189
190

	/*
	 * We check if there are any pending interrupts after the delay
	 * introduced by lock contention to increase the chances of early
	 * detection that a wake-up interrupt has fired.
	 */
	if (read_isr_el1()) {
		skip_wfi = 1;
		goto exit;
	}

	/*
191
192
193
	 * This function is passed the requested state info and
	 * it returns the negotiated state info for each power level upto
	 * the end level specified.
194
	 */
195
	psci_do_state_coordination(end_pwrlvl, state_info);
196

197
198
199
200
201
#if ENABLE_PSCI_STAT
	/* Update the last cpu for each level till end_pwrlvl */
	psci_stats_update_pwr_down(end_pwrlvl, state_info);
#endif

202
	if (is_power_down_state)
203
		psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
204

205
206
207
208
209
210
	/*
	 * Plat. management: Allow the platform to perform the
	 * necessary actions to turn off this cpu e.g. set the
	 * platform defined mailbox with the psci entrypoint,
	 * program the power controller etc.
	 */
211
	psci_plat_pm_ops->pwr_domain_suspend(state_info);
212

213
#if ENABLE_PSCI_STAT
214
	plat_psci_stat_accounting_start(state_info);
215
216
#endif

217
218
exit:
	/*
219
	 * Release the locks corresponding to each power level in the
220
221
	 * reverse order to which they were acquired.
	 */
222
	psci_release_pwr_domain_locks(end_pwrlvl,
223
224
225
226
				  idx);
	if (skip_wfi)
		return;

227
	if (is_power_down_state) {
dp-arm's avatar
dp-arm committed
228
229
230
231
232
233
234
235
236
237
238
239
240
#if ENABLE_RUNTIME_INSTRUMENTATION

		/*
		 * Update the timestamp with cache off.  We assume this
		 * timestamp can only be read from the current CPU and the
		 * timestamp cache line will be flushed before return to
		 * normal world on wakeup.
		 */
		PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
		    RT_INSTR_ENTER_HW_LOW_PWR,
		    PMF_NO_CACHE_MAINT);
#endif

241
242
243
244
245
246
		/* The function calls below must not return */
		if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi)
			psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
		else
			psci_power_down_wfi();
	}
247

dp-arm's avatar
dp-arm committed
248
249
250
251
252
253
#if ENABLE_RUNTIME_INSTRUMENTATION
	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
	    RT_INSTR_ENTER_HW_LOW_PWR,
	    PMF_NO_CACHE_MAINT);
#endif

254
255
256
257
#if ENABLE_PSCI_STAT
	plat_psci_stat_accounting_start(state_info);
#endif

258
259
260
261
262
263
264
	/*
	 * We will reach here if only retention/standby states have been
	 * requested at multiple power levels. This means that the cpu
	 * context will be preserved.
	 */
	wfi();

265
266
267
268
269
#if ENABLE_PSCI_STAT
	plat_psci_stat_accounting_stop(state_info);
	psci_stats_update_pwr_up(end_pwrlvl, state_info);
#endif

dp-arm's avatar
dp-arm committed
270
271
272
273
274
275
#if ENABLE_RUNTIME_INSTRUMENTATION
	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
	    RT_INSTR_EXIT_HW_LOW_PWR,
	    PMF_NO_CACHE_MAINT);
#endif

276
277
278
279
	/*
	 * After we wake up from context retaining suspend, call the
	 * context retaining suspend finisher.
	 */
280
	psci_suspend_to_standby_finisher(idx, end_pwrlvl);
281
282
283
}

/*******************************************************************************
284
 * The following functions finish an earlier suspend request. They
285
286
 * are called by the common finisher routine in psci_common.c. The `state_info`
 * is the psci_power_state from which this CPU has woken up from.
287
 ******************************************************************************/
288
289
void psci_cpu_suspend_finish(unsigned int cpu_idx,
			     psci_power_state_t *state_info)
290
{
291
	unsigned int counter_freq;
292
	unsigned int max_off_lvl;
293
294

	/* Ensure we have been woken up from a suspended state */
295
296
	assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\
			state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]));
297
298
299
300
301
302
303
304

	/*
	 * Plat. management: Perform the platform specific actions
	 * before we change the state of the cpu e.g. enabling the
	 * gic or zeroing the mailbox register. If anything goes
	 * wrong then assert as there is no way to recover from this
	 * situation.
	 */
305
	psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
306
307
308
309
310
311
312
313
314

	/*
	 * Arch. management: Enable the data cache, manage stack memory and
	 * restore the stashed EL3 architectural context from the 'cpu_context'
	 * structure for this cpu.
	 */
	psci_do_pwrup_cache_maintenance();

	/* Re-init the cntfrq_el0 register */
315
	counter_freq = plat_get_syscnt_freq2();
316
317
318
319
320
321
322
323
	write_cntfrq_el0(counter_freq);

	/*
	 * Call the cpu suspend finish handler registered by the Secure Payload
	 * Dispatcher to let it do any bookeeping. If the handler encounters an
	 * error, it's expected to assert within
	 */
	if (psci_spd_pm && psci_spd_pm->svc_suspend) {
324
325
326
		max_off_lvl = psci_find_max_off_lvl(state_info);
		assert (max_off_lvl != PSCI_INVALID_PWR_LVL);
		psci_spd_pm->svc_suspend_finish(max_off_lvl);
327
328
	}

329
	/* Invalidate the suspend level for the cpu */
330
	psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
331
332
333
334
335
336
337
338

	/*
	 * Generic management: Now we just need to retrieve the
	 * information that we had stashed away during the suspend
	 * call to set this cpu on its way.
	 */
	cm_prepare_el3_exit(NON_SECURE);
}